Chip Errata

MC68VZ328CE/D Rev.6 12/2003

MC68VZ328 Integrated Processor (DragonBall™ VZ) Chip Errata for Masks: 0K85C, 2K85C, 3K85C, 4K85C, 5K85C and 6K85C





This document discusses silicon errata information that relates to the 0K85C, 2K85C, 3K85C, 4K85C, 5K85C and 6K85C masks of the MC68VZ328 (DragonBall VZ).

Table 1. Silicon Errata to MC68VZ328

| Erratum<br>Number | Erratum<br>Description                                                                                        | Workaround                                                                                                                                                                                                                                                                                                       | Applies<br>to Masks                                |
|-------------------|---------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 1                 | EMUCS signal<br>does not function<br>properly (data path<br>not through in CS<br>module).                     | Effect: Cannot start M68VZ328ADS in EMU mode. This signal is used for emulation system development or debug monitor ROM only. User applications normally do not use this function. Workaround: The monitor program on the M68VZ328ADS can be programmed in user Flash memory space rather than EMU memory space. | 0K85C<br>2K85C<br>3K85C<br>4K85C<br>5K85C<br>6K85C |
| 2                 | EMU enable bit is shorted to Bus break enable.                                                                | Effect: No usage impact. User can still use hardware break point. Workaround: None needed.                                                                                                                                                                                                                       | 0K85C                                              |
| 3                 | Using SDRAM CAS latency 2, multi-bank configuration, and LCD on simultaneously will cause the system to hang. | Effect: The processor cannot be programmed with this simultaneous configuration. Workaround: Use CAS latency 1 SDRAM (for 16 MBit) or configure SDRAM to 1 bank rather than 4 banks. This might cause an estimated performance downgrade of less than 2% compared to the original intended configuration.        | 0K85C<br>2K85C<br>3K85C<br>4K85C<br>5K85C<br>6K85C |
| 4                 | No hysteresis is<br>observed on reset<br>pin and Interrupt<br>I/O pins.                                       | Effect: For systems using RC circuit to generate reset signal, placed an external Schmitt trigger buffer (3 pin small IC). Workaround: Use external Schmitt trigger device or reset chip.                                                                                                                        | 0K85C                                              |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice. © Motorola, Inc., 2003. All rights reserved.

Table 1. Silicon Errata to MC68VZ328 (Continued)

| Erratum<br>Number | Erratum<br>Description                                                                                | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Applies<br>to Masks                                |
|-------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 5                 | Real Time Int<br>Status bits cannot<br>be masked by<br>interrupt enable<br>bits.                      | Effect: Unlike other interrupt status registers, each of these status bits is set when the corresponding event occurs, regardless of its corresponding interrupt enable bit. If a user uses more than one real time interrupt or more than one real time clock interrupt, the following software workaround can be applied. Workaround: When an interrupt occurs, service the interrupt only when both its interrupt enable bit and interrupt status bit are set.                                                                                                                                                                                                                                                      | 0K85C<br>2K85C<br>3K85C<br>4K85C<br>5K85C<br>6K85C |
| 6                 | The clock<br>generation module<br>cannot attain the<br>maximum PLLCLK<br>frequency of<br>77.7216 MHz. | Effect: (Refer to Figure 4-1 of MC68VZ328 User's Manual) The maximum PLLCLK frequency in clock generation module cannot attain 77.7216 MHz. A minimum of 66.32 MHz is guaranteed. This erratum will cause the default bootup system frequency to be lower than 19.4304 MHz in both normal mode and bootstrap mode when a 38.4 kHz crystal is used. The erratum therefore affects the operation of bootstrap mode because the baud clock generated from system clock in UART module will not provide the expected 19200 baud for communication. In short, it is not recommended to run bootstrap mode if the crystal used is not 32.768 kHz.  Workaround: No workaround is available. Suggest using 32.768 kHz crystal. | 0K85C<br>2K85C<br>3K85C<br>4K85C<br>5K85C<br>6K85C |
| 7                 | Cannot read SPI1<br>RXFIFO during<br>data exchanges.                                                  | Effect: User cannot read RXFIFO while SPI1 is receiving data bytes. When writes to the RXFIFO, from incoming data, and a user read of the RXFIFO occur simultaneously, the RXFIFO index pointer will not increment and decrement appropriately. User will see a double byte received.  Workaround: Software workaround exists but throughput will be lowered. When XCH bit deasserts, signalling end of transmission, the user can now read the RXFIFO.                                                                                                                                                                                                                                                                | 0K85C<br>2K85C                                     |
| 8                 | Cannot write to<br>SPI1 TXFIFO<br>during data<br>exchanges.                                           | Effect: User cannot write to TXFIFO while SPI1 is transmitting data bytes. When user writes to the TXFIFO and a read to the TXFIFO, from data being transmitted, occur simultaneously, the TXFIFO index pointer will not increment and decrement appropriately. User will see a double byte transmitted. Workaround: Software workaround exists but throughput will be lowered. When XCH bit deasserts, signalling end of transmission, the user can now write to the TXFIFO.                                                                                                                                                                                                                                          | 0K85C<br>2K85C                                     |

Table 1. Silicon Errata to MC68VZ328 (Continued)

| Erratum<br>Number | Erratum<br>Description                                                                                                                                                           | Workaround                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Applies<br>to Masks                                |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 9                 | SPI1 transmits<br>wrong bit if write to<br>SPI1 TXFIFO<br>during data<br>exchanges.                                                                                              | Effect: User cannot write to TXFIFO while SPI1 is transmitting data, i.e. XCH bit remains set. Otherwise, data loaded to data shift register from TXFIFO can be incorrect and thus incorrect data transmitted. Workaround: Software workaround is to check XCH bit before writing to TXFIFO. The proper sequence is as follows: 1) Upon TXFIFO empty interrupt, data poll XCH bit for logic low. 2) Write data to TXFIFO, up to 8 data word. 3) Set XCH bit (data exchange starts). Note: The injected software overhead of this software workaround is the duration of XCH data polling, which is one data word shifting time. After the last data word is loaded to data shift register, FIFO empty interrupt asserts; however, XCH bit is not clear until the last data bit is shifted out. For high speed data rate, software overhead impact is minimum because XCH bit is cleared quickly after the last data word is loaded to shift register.                                                                                                         | 0K85C<br>2K85C<br>3K85C<br>4K85C                   |
| 10                | Writes to address locations XXXXXXCO— XXXXXXDF (X = don't care) will also write to address locations FFFFFFCO— FFFFFFDF. Address locations FFFFFFCO— FFFFFFDF are used by IBUFF. | Background: The IBUFF is a 32-byte long buffer in bootstrap module and is only used in bootstrap mode for temporarily holding data (machine code) for direct execution by jumping to the starting address of this buffer. FFFFFC0–FFFFFDF is the memory map location of IBUFF.  Effect:  1. The default data (0x4E71 or NOP) in IBUFF can be overwritten by any write to address XXXXXXC0–XXXXXXDF. So, if user puts machine codes to IBUFF and executes, he needs to make sure that a JMP 0xFFFFF5A is also included at the end of his machine codes in order to let processor return immediately to the bootstrap routine for loading new b-record. In normal case, user doesn't need to include that jump instruction as it has already been placed at the end of IBUFF.  2. The user data in IBUFF can be overwritten by any write to address XXXXXXC0–XXXXXXDF. So, user should execute data in IBUFF before any write to XXXXXXC0–XXXXXXDF.  Workaround:  A revised bbugv program has been made. It is named as BBUGV+ and includes a fix to effect #1. | 0K85C<br>2K85C<br>3K85C<br>4K85C<br>5K85C<br>6K85C |
| 11                | The "Address valid to CSx asserted" timing in a chipselect read/write cycle cannot meet specified 20 ns if the previous cycle is a DRAM read/write cycle.                        | Effect: The "Address valid to CSx asserted" timing (provided in Tables 19-4, 19-5, and 19-6 of the MC68VZ328 Integrated Processor User's Manual) could be as slow as -5 ns (ECDS = 0) or -5 ns - T/2 (ECDS = 1) in a chip-select read/write cycle after a DRAM read/write cycle.  Workaround: No workaround is available.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 0K85C<br>2K85C<br>3K85C<br>4K85C<br>5K85C          |

Table 1. Silicon Errata to MC68VZ328 (Continued)

| Erratum<br>Number | Erratum<br>Description                                                                                                                           | Workaround                                                                                                                                                                                                                                                                                                                                                                                             | Applies<br>to Masks                                |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|
| 12                | Any change to PC or QC values in PLLFSR for certain VCO frequencies may cause PLL stability issues or jitter.                                    | Effect/Workaround: The PLL design allows the VCO operation frequency range of 50 MHz to 80 MHz. For best PLL performance, the recommended range of operation is 60 MHz to 70 MHz. Therefore, setting the nominal/default frequency at 66 MHz already covers the allowable drift introduced by process variation. Any change to PC or QC values in PLLFSR for other VCO frequencies is not recommended. | 2K85C<br>3K85C<br>4K85C<br>5K85C<br>6K85C          |
| 13                | SDRAM configuration using Continuous Page Mode disabled (CPM=0) and Auto Refresh Mode (RM=0) causes refresh cycle to disappear after LCD access. | Effect/Workaround: It is advised to use continuous page mode and program SDRAM to appear as one single bank to the SDRAMC by using the following configuration in SDRAM Control register (0xFFFFC04):  1. CPM=1 2. BNKADDH=11 and BNKADDL=11                                                                                                                                                           | 0K85C<br>2K85C<br>3K85C<br>4K85C<br>5K85C<br>6K85C |

**NOTES** 

#### **HOW TO REACH US:**

#### **USA/EUROPE/LOCATIONS NOT LISTED:**

Motorola Literature Distribution P.O. Box 5405, Denver, Colorado 80217 1-800-521-6274 or 480-768-2130

#### JAPAN:

Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu, Minato-ku, Tokyo 106-8573, Japan 81-3-3440-3569

#### ASIA/PACIFIC:

Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334

#### **HOME PAGE:**

http://motorola.com/semiconductors

Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part.



Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer.

© Motorola, Inc. 2003

MC68VZ328CE/D