# «CUDAification» of PACE

Optimization of PwPA kernels

Sangiorgi Marco University of Bologna 2025

## Intro to CUDA – Hardware comparison



# Intro to CUDA – Computational units

### Hardware view



#### **Software view**



# Intro to CUDA – Automatic Scalability



## Intro to CUDA – Memory

## Each memory access moves 32 or 128 consecutive bytes

 So, if a thread just needs a single float (4B), this results in 32B or 128B being moved

#### Hardware view





## Intro to CUDA – Compiler

### **Simplified Compilation path**



## Intro to CUDA - Directives

- \_global\_: declares host/device callable kernels
- \_shared\_: declares shared memory allocations
- \_device\_\_ : declares device callable kernels
- #pragmas: define nvcc pre-processing directives
- blockldx, blockDim, threadIdx, threadDim: runtime thread variables to access grid/block location
- <<gridDim, blockDim>>> : kernel directives to specify grid/block dimensions

```
template< int UNROLL_SIZE, int DEGREE>
 _global___void evaluate_polynomials_SoA_shmem(float* x_values, float
                                             const float* coeffs, c
    int idx = blockIdx.x * blockDim.x + threadIdx.x:
    float partition_coeffs[DEGREE]; // register-side array
     _shared__ loat s_next_coeffs[256]; // SharedMemory-side array
    int DEG = min(D+1,DEGREE);
    if (idx < N) {</pre>
        float x = x_values[idx];
        // Determine the partition based on x-value
        int partition index = 0;
#pragma unroll UNROLL_SIZE
        for (int i = 0; i < P; ++i) {
// Device-side (GPU) Horner's scheme without debugging
  device _ float horner_scheme_fma(const float* coeffs,
    float result = coeffs[0];
    for (int i = 1; i <= ParamHwDegree; ++i) {</pre>
        result = __fmaf_rn(result, x, coeffs[i*jump]); /
    return result;
```

// Kernel function to evaluate piecewise polynomials and calculate pa

evaluate\_polynomials\_SoA\_shmem<2,8> <<<blocksPerGrid, threadsPerBlock>>>

https://docs.nvidia.com/cuda/cuda-c-programming-guide/ https://github.com/SangioAl/torchPACE/blob/main/extra/test\_optimizations.cu

## PwPA – Intro

- Point-wise Polynomial Approximation of an arbitrary function p(x) using:
- Partitions: divide the x-axis in subportions
- Coefficients: approximate each partition with a polynomial of degree D and save the polynomial coefficients

$$a_0 \ldots a_n$$

Horner's method:

$$egin{align} p(x) &= a_0 + a_1 x + a_2 x^2 + a_3 x^3 + \dots + a_n x^n \ &= a_0 + x igg( a_1 + x igg( a_2 + x igg( a_3 + \dots + x (a_{n-1} + x \, a_n) \dots igg) igg) \ \end{pmatrix}$$



## PwPA - Code

#### Input-Output stationary algorithm:

- Partition ID extraction: O(P)
- Partition Coefficient pointer extraction: O(1)
- Horner scheme: O(D)

```
// Kernel function to evaluate piecewise polynomials and calculate partition IDs
global void evaluate polynomials(float* x_values, float* y_values,
                                     const float* coeffs, const float* partition_points,
  int idx = blockIdx.x * blockDim.x + threadIdx.x;
                                                                   int P, int D, int N) {
   if (idx < N) {</pre>
       TYPE x = x_values[idx];
       // Determine the partition based on x-value
       int partition index = 0;
       for (int i = 0; i < P; ++i) {
           if (x < partition_points[i + 1]) {</pre>
               partition_index = i;
               break;
      // Get the coefficients for the corresponding polynomial in the partition
       const TYPE* partition_coeffs = &coeffs[partition_index * (D + 1)];
       // Evaluate polynomial using Horner's scheme with FMA
       y_values[idx] = horner_scheme_fma(partition_coeffs, D, x);
```

## PwPA – Base kernel analysis







## PwPA – SoA vs AoS



## PwPA – AoS vs SoA coefficients

```
// Kernel function to evaluate piecewise polynomials and calculate partition IDs
template<typename TYPE=float>
__global__ void evaluate_polynomials_AoS_gpu(const TYPE* x_values, TYPE* y_values,
                                       const TYPE* coeffs, const TYPE* partition_pc
    int idx = blockIdx.x * blockDim.x + threadIdx.x;
    if (idx < N) {</pre>
        TYPE x = x_values[idx];
        // Determine the partition based on x-value
        int partition_index = 0;
        for (int i = 0; i < P; ++i) {
            if (x < partition_points[i + 1]) {</pre>
                partition_index = i;
                break:
        // Get the coefficients for the corresponding polynomial in the partition
        const TYPE* partition_coeffs = &coeffs[partition_index * (D + 1)];
        // Evaluate polynomial using Horner's scheme with FMA
        y_values[idx] = horner_scheme_fma_gpu<TYPE>(partition_coeffs, D, x);
```

```
// Kernel function to evaluate piecewise polynomials and calculate partition
template<typename TYPE=float>
__global__ void evaluate_polynomials_SoA_gpu(const float* x_values, float* y_values,
                                                 const float* coeffs, const float* pa
    int idx = blockIdx.x * blockDim.x + threadIdx.x;
    if (idx < N) {</pre>
        float x = x_values[idx];
        // Determine the partition based on x-value
        int partition_index = 0;
        for (int i = 0; i < P; ++i) {
            if (x < partition_points[i + 1]) {</pre>
                partition_index = i;
                break;
        // Get the coefficients for the corresponding polynomial in the partition
        const float* partition_coeffs = &coeffs[partition_index];
        // Evaluate polynomial using Horner's scheme with FMA
       y_values[idx] = horner_scheme_fma_gpu<float>(partition_coeffs, D, x, P);
```

# PwPA – Unrolling

```
// Kernel function to evaluate piecewise polynomials and calculate partition IDs
template<typename TYPE=float, int UNROLL_SIZE>
__global__ void evaluate_polynomials_AoS_unroll_gpu(const float* x_values, float* y
                                                const float* coeffs, const float* r
   int idx = blockIdx.x * blockDim.x + threadIdx.x;
   if (idx < N) {
        float x = x_values[idx];
        // Determine the partition based on x-value
        int partition_index = 0;
#pragma unroll UNROLL_SIZE
        for (int i = 0; i < P; ++i) {
           if (x < partition_points[i + 1]) {</pre>
                partition_index = i;
                break;
        // Get the coefficients for the corresponding polynomial in the partition
        const float* partition_coeffs = &coeffs[partition_index * (D + 1)];
        // Evaluate polynomial using Horner's scheme with FMA
       y_values[idx] = horner_scheme_fma_gpu<float>(partition_coeffs, D, x);
```

```
// Kernel function to evaluate piecewise polynomials and calculate partition
template<typename TYPE=float, int UNROLL SIZE>
__global__ void evaluate_polynomials_SoA_unroll_gpu(const float* x_values, float* y_v
                                                const float* coeffs, const float* par
   int idx = blockIdx.x * blockDim.x + threadIdx.x;
   if (idx < N) {</pre>
        float x = x_values[idx];
       // Determine the partition based on x-value
       int partition_index = 0;
#pragma unroll UNROLL_SIZE
        for (int i = 0; i < P; ++i) {
           if (x < partition_points[i + 1]) {</pre>
                partition_index = i;
                break;
       // Get the coefficients for the corresponding polynomial in the partition
        const float* partition_coeffs = &coeffs[partition_index];
       // Evaluate polynomial using Horner's scheme with FMA
       y_values[idx] = horner_scheme_fma_gpu<float>(partition_coeffs, D, x, P);
```

# PwPA – Non-Divergent if-branches

```
// Kernel function to evaluate piecewise polynomials and calculate partition IDs
template<typename TYPE=float>
__global__ void evaluate_polynomials_AoS_gpu(const TYPE* x_values, TYPE* y_values,
                                     const TYPE* coeffs, const TYPE* partition_pc
    int idx = blockIdx.x * blockDim.x + threadIdx.x;
    if (idx < N) {</pre>
        TYPE x = x_values[idx];
        // Determine the partition based on x-value
        int partition_index = -1;
#pragma unroll UNROLL_SIZE
        for (int i = 0; i < P; ++i) {
            partition_index += (partition_index == -1) * ((i+1) * (x < partition_points[i + 1]));
        // Get the coefficients for the corresponding polynomial in the partition
        const TYPE* partition_coeffs = &coeffs[partition_index * (D + 1)];
        // Evaluate polynomial using Horner's scheme with FMA
        y_values[idx] = horner_scheme_fma_gpu<TYPE>(partition_coeffs, D, x);
```

# PwPA – SoA Non-divergent kernel analysis

#### **Warp State Statistics** Analysis of the states in which all warps spent cycles during the kernel execution. The warp states describe a warp's readiness or inability to issue its next instruction. The warp cycles per instruction define the latency between two consecutive instructions. The higher the value, the more warp parallelism is required to hide this latency. For each warp state, the chart shows the average number of cycles spent in that state per issued instruction. Stalls are not always impacting the overall performance nor are they completely avoidable. Only focus on stall reasons if the schedulers fail to issue every cycle. When executing a kernel with mixed library and user code, these metrics show the combined values. Warp Cycles Per Issued Instruction [cycle] 16,60 Avg. Active Threads Per Warp Warp Cycles Per Executed Instruction [cycle] 31,83 16,60 Avg. Not Predicated Off Threads Per Warp On average, each warp of this kernel spends 6.3 cycles being stalled due to not being selected by the scheduler. This represents about $\odot$ 37.8% of the total average of 16.6 cycles between issuing two instructions. Not selected warps are eligible warps that were not picked by the scheduler to issue that cycle as another warp was selected. A high number of not selected warps typically means you have sufficient not\_selected warps to cover warp latencies and you may consider reducing the number of active warps to possibly increase cache coherence and data locality. On average, each warp of this kernel spends 5.8 cycles being stalled waiting for a math execution pipeline to be available. This 0 represents about 34.7% of the total average of 16.6 cycles between issuing two instructions. This stall occurs when all active math\_pipe\_throttle warps execute their next instruction on a specific, oversubscribed math pipeline. Try to increase the number of active warps to hide the existent latency or try changing the instruction mix to utilize all available pipelines in a more balanced way. Check the Source Counters section for the top stall locations in your source based on sampling data. The Start Region For the top stall locations in your source based on sampling data. The Region For the top stall locations in your source based on sampling data. The Region For the top stall locations in your source based on sampling data. Warp Stall more details on each stall reason.

## PwPA – Data Reuse w/ Registers

```
// Kernel function to evaluate piecewise polynomials and calculate partition IDs
template< int UNROLL_SIZE, int DEGREE>
__global__ void evaluate_polynomials_AoS_unroll_reg(float* x_values, float* y_values, int
                                                    const float* coeffs, const float* par
   int idx = blockIdx.x * blockDim.x + threadIdx.x;
   float partition_coeffs[DEGREE]; // register-side array
   int DEG = min(D+1,DEGREE);
   if (idx < N) {
       float x = x_values[idx];
       // Determine the partition based on x-value
       int partition_index = 0;
#pragma unroll UNROLL_SIZE
       for (int i = 0; i < P; ++i) {
           if (x < partition points[i + 1]) {</pre>
               partition_index = i;
               break;
       // Store partition ID
                 partition_ids[idx] = partition_index;
       // Evaluate polynomial using Horner's scheme with FMA
       float result = 0.;
       for (int i = 0; i <= D; i+=DEG) {
           // Get the next DEG coefficients for the corresponding polynomial in the part:
           for (int j = i; j < i+DEG && j <= D; j++) {
               partition_coeffs[(j-i)] = coeffs[partition_index*(D+1)+j]; // AoS
           // Evaluate polynomial using Horner's scheme with FMA and the next DEG coeffi
           for (int j = i; j < i+DEG && j <= D; j++) {
               result = __fmaf_rn(result, x, partition_coeffs[(j-i)]);
       y_values[idx] = result;
```

```
// Kernel function to evaluate piecewise polynomials and calculate partition IDs
template< int UNROLL SIZE, int DEGREE>
__global__ void evaluate_polynomials_SoA_unroll_reg(float* x_values, float* y_values, int
                                                    const float* coeffs, const float* par
   int idx = blockIdx.x * blockDim.x + threadIdx.x;
   float partition_coeffs[DEGREE]; // register-side array
   int DEG = min(D+1,DEGREE);
   if (idx < N) {</pre>
       float x = x_values[idx];
       // Determine the partition based on x-value
       int partition index = 0;
#pragma unroll UNROLL SIZE
       for (int i = 0; i < P; ++i) {
            if (x < partition_points[i + 1]) {</pre>
                partition_index = i;
               break;
       // Store partition ID
                 partition_ids[idx] = partition_index;
       // Evaluate polynomial using Horner's scheme with FMA
       float result = 0.:
        for (int i = 0; i <= D; i+=DEG) {
            // Get the next DEG coefficients for the corresponding polynomial in the part
            for (int j = i; j < i+DEG && j <= D; j++) {
                partition_coeffs[(j-i)] = coeffs[partition_index+j*P]; // SoA
            // Evaluate polynomial using Horner's scheme with FMA and the next DEG coeffi
            for (int j = i; j < i+DEG && j <= D; j++) {
                result = __fmaf_rn(result, x, partition coeffs((i-i)1):
       y_values[idx] = result;
```

# PwPA – Shared Memory

#### Kernel calls in Host code:

```
// 6.25 Launch kernel SoA w/ base unrolling + shmem + register-arrays
 printf("\nLaunching kernel SoA w/ base unrolling + shmem + register-arrays ");
 if(N%256 >= P || N%256 == 0) {
                                                                                evaluate_polynomials_SoA_shmem<1,16> <<<bloom>blocksPerGrid<br/>, threadsPerBlock>>> (d_x_values<br/>, d_y_values<br/>, NULL<br/>, d_coeffs<br/>, d_partition_po
        else if((D+1)>=8) evaluate_polynomials_SoA_shmem<1,8> <<<body>
else if((D+1)>=8) evaluate_polynomials_SoA_shmem<1,8> <</body>
else if((D+1)>=8) evaluate_polynomials_SoA_shmem<1,8> <</body>
else if((D+1)>=8) evaluate_polynomials_soA_shmem<1,8> <</body>
else if((D+1)>=8) evaluate_polynomials_soA_shmem<1,8> <</body>
else if((D+1)>=8) evaluate_polynomials_soA_shmem<1,8> </body>
else if((D+1)>=8) evaluate_polynomials_soA_shmem<1,8> <body>
else if((D+1)>=8) evaluate_polynomials_soA_shmem<1,8> <br/>
else if((D+1)>=8) evaluate_polynomials_soA_shmem<1,8> <br/>
else if((D+1)>=8) evaluate_polynomials_soA_shmem<1,8> <br/>
else if((D+1)>=8) evaluate_polynomials_soA_shmem<1,8> <br/>
else if(
        else if((D+1)>=4)
                                                evaluate_polynomials_SoA_shmem<1,4> <<<bloom>blocksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_partition_points, P, D, N);
                                               evaluate_polynomials_SoA_shmem<1,2> <<<bloom>blocksPerGrid<br/>, threadsPerBlock>>> (d_x_values<br/>, d_y_values<br/>, NULL<br/>, d_coeffs<br/>, d_partition_points<br/>, P, D, N);
                                                    evaluate_polynomials_SoA_shmem<1,1> <<<blooksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_partition_points, P, D, N);
            else
} else if(P<4)
                                                                                evaluate polynomials SoA shmem<2,16> <<<blooksPerGrid, threadsPerBlock>>> (d x values, d y values, NULL, d coeffs, d partition po
                                                evaluate_polynomials_SoA_shmem<2,8> <<<blood>locksPerGrid<br/>, threadsPerBlock>>> (d_x_values<br/>, d_y_values<br/>, NULL, d_coeffs<br/>, d_partition_points<br/>, P, D, N);
                                                evaluate_polynomials_SoA_shmem<2,4> <<<bloom>blocksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_partition_points, P, D, N);
                                                evaluate_polynomials_SoA_shmem<2,2> <<<bloom>blocksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_partition_points, P, D, N);
        else if((D+1)>=2)
                                                     evaluate_polynomials_SoA_shmem<2,1> <<<blocksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_partition_points, P, D, N);
                                                                                 evaluate_polynomials_SoA_shmem<4,16> <<<bloom>blocksPerGrid<br/>, threadsPerBlock>>> (d_x_values<br/>, d_y_values<br/>, NULL<br/>, d_coeffs<br/>, d_partition_po
} else if(P<8)
        else if((D+1)>=8)
                                                 evaluate_polynomials_SoA_shmem<4,8> <<<blocksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_partition_points, P, D, N);
        else if((D+1)>=4)
                                                evaluate_polynomials_SoA_shmem<4,4> <<<blocksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_partition_points, P, D, N);
        else if((D+1)>=2)
                                              evaluate_polynomials_SoA_shmem<4,2> <<<bloom>blocksPerGrid<br/>, threadsPerBlock>>> (d_x_values<br/>, d_y_values<br/>, NULL<br/>, d_coeffs<br/>, d_partition_points<br/>, P, D, N);
                                                     evaluate_polynomials_SoA_shmem<4,1> <<<blocksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_partition_points, P, D, N);
                                                                                 evaluate_polynomials_SoA_shmem<8,16> <<<bloom>blocksPerGrid<br/>, threadsPerBlock>>> (d_x_values<br/>, d_y_values<br/>, NULL<br/>, d_coeffs<br/>, d_partition_po
} else if(P<16)
                                                evaluate_polynomials_SoA_shmem<8,8> <<<blooksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_partition_points, P, D, N);
                                                evaluate_polynomials_SoA_shmem<8,4> <<<bloom>blocksPerGrid<br/>, threadsPerBlock>>> (d_x_values<br/>, d_y_values<br/>, NULL<br/>, d_coeffs<br/>, d_partition_points<br/>, P, D, N);
        else if((D+1)>=4)
        else if((D+1)>=2)
                                               evaluate_polynomials_SoA_shmem<8,2> <<<body>

<<<body>

<</td>

</t
                                                     evaluate_polynomials_SoA_shmem<8,1> <<<bloom>blocksPerGrid<br/>, threadsPerBlock>>> (d_x_values<br/>, d_y_values<br/>, NULL, d_coeffs<br/>, d_partition_points<br/>, P, D, N);
} else if(P<=128) { if((D+1)>=16 && P<=16) evaluate_polynomials_SoA_shmem<16,16> <<<br/>blocksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_
        else if((D+1)>=8 && P<=32) evaluate_polynomials_SoA_shmem<16,8> <<<blooksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_partition_points, P
        else if((D+1)>=4 && P<=64) evaluate_polynomials_SoA_shmem<16,4> <<<br/>blocksPerGrid, threadsPerBlock>>> (d_x_values, d_y_values, NULL, d_coeffs, d_partition_points, P
        else if((D+1)>=2) evaluate_polynomials_SoA_shmem<16,2> <<<body>else if((D+1)>=2)evalues, d_v_values, d_v_valu
        printf("Shmem NOT DONE!!", hpc_gettime_elapsed(time));
        printf("N % 256 must be greater than or equal to P otherwise shmem algorithm don't have enough threads in last block!! (to be resolved)", hpc gettime elapsed(time));
```

```
// Kernel function to evaluate piecewise polynomials and calculate partition IDs
template< int UNROLL_SIZE, int DEGREE>
__global__ void evaluate_polynomials_SoA_shmem(float* x_values, float* y_values, int* partition_ids,
                                               const float* coeffs, const float* partition_points, int P, int D, int
    int idx = blockIdx.x * blockDim.x + threadIdx.x;
    float partition_coeffs[DEGREE]; // register-side array
    _shared__ float s_next_coeffs[256]; // SharedMemory-side array
    int DEG = min(D+1,DEGREE);
    if (idx < N) {
        float x = x_values[idx];
        // Determine the partition based on x-value
        int partition_index = 0;
#pragma unroll UNROLL SIZE
        for (int i = 0; i < P; ++i) {
            if (x < partition_points[i + 1]) {</pre>
                partition_index = i;
                break;
        // Store partition ID
                  partition_ids[idx] = partition_index;
        // Evaluate polynomial using Horner's scheme with FMA
        float result = 0.;
        for (int i = 0; i <= D; i+=DEG) {
            // Load the next P*DEG coeffients in Shared-Memory - GlobalMem->SharedMem
              _syncthreads();
             if (threadIdx.x < P*DEG && (threadIdx.x+(i*P)) < P*(D+1)) {</pre>
                //TODO: even if I don't have enough threads, the next DEG partitions must be filled otherwise s_next_
                s_next_coeffs[threadIdx.x] = coeffs[threadIdx.x + (i)*P];
            // Get the next DEG coefficients for the corresponding polynomial in the partition
            for (int j = i; j < i+DEG && j <= D; j++) {
                partition_coeffs[(j-i)] = s_next_coeffs[partition_index+(j-i)*P];//coeffs[partition_index+j*P]; // So
            // Evaluate polynomial using Horner's scheme with FMA and the next DEG coefficients of the corresponding
            for (int j = i; j < i+DEG && j <= D; j++) {
                result = __fmaf_rn(result, x, partition_coeffs[(j-i)]);
        y_values[idx] = result;
```

https://github.com/SangioAl/torchPACE/blob/main/extra/test\_optimizations.cu

# PwPA – Speedup Results



## torchPACE – PyTorch PwPA extension

```
import torch
      torch pace
import pandas as pd
# PwPA Parameters definitions
              # Number of input points
            # Polynomial Degree
P = 256
             # Number of partitions
x_min = -5 # Minumum of inputs points
x_max = 5 # Maximum of input points
c min = -10 # Minumum of Coeffient range
c max = 10 # Maximum of Coeffient range
# PwPA Data definitons
X = torch.linspace(x_min, x_max, N)
partition_points = torch.linspace(x_min-1, x_max+1, P+1) # NOTE: first and last bound must be respectively lt and gt any number in X
coeffs = torch.randn((P,D+1))
# C++ versions
base_cpu = torch_pace.ops._pwpa(X.cpu(), coeffs.cpu(), partition_points.cpu())
base_cpu_half = torch_pace.ops._pwpa(X.half().cpu(), coeffs.half().cpu(), partition_points.half().cpu())
opt_cpu_aos = torch_pace.ops.pwpa(X.cpu(), coeffs.cpu(), partition points.cpu())
opt_cpu_soa = torch_pace.ops.pwpa(X.cpu(), torch_pace.ops.aos2soa(coeffs.cpu(), D) partition_points.cpu(), AoS=False
opt_cpu_aos_half = torch_pace.ops.pwpa (X.half().cpu(), coeffs.half().cpu(), partition_points.half().cpu())
opt_cpu_soa_half = torch_pace.ops.pwpa(X.half().cpu(), torch_pace.ops.aos2soa(coeffs.half().cpu(), D), partition_points.half().cpu(), AOS=False)
# CUDA versions
base_cuda = torch_pace.ops._pwpa(X.cuda(), coeffs.cuda(), partition_points.cuda())
base_cuda_half = torch_pace.ops._pwpa(X.half().cuda(), coeffs.half().cuda(), partition_points.half().cuda())
opt_cuda_aos = torch_pace.ops.pwpa(X.cuda(), coeffs.cuda(), partition_points.cuda())
opt_cuda_soa = torch_pace.ops.pwpa(X.cuda(), torch_pace.ops.aos2soa(coeffs.cuda(), D), partition_points.cuda(), AOS=False)
opt_cuda_aos_half = torch_pace.ops.pwpa(X.half().cuda(), coeffs.half().cuda(), partition_points.half().cuda())
opt_cuda_soa_half = torch_pace.ops.pwpa(X.half().cuda(), torch_pace.ops.aos2soa(coeffs.half().cuda(), D), partition_points.half().cuda(), AOS=False)
```

#### ToDo

A brief list of things to do or fix in this extension:

- PyTorch Half type support
- Extension Benchmark on non-linearities in plain CUDA code
- Extension Benchmark on PyTorch non-linearities
- ILP (Instruction-Level Parallelism) integration
- aos2soa function
- soa2aos function
- Neural Net example

## TODO: Instruction-Level Parallelism

https://www.nvidia.com/content/GTC-2010/pdfs/2238\_GTC2010.pdf

### Thread-level parallelism (TLP)

It is usually recommended to use threads to supply the needed parallelism, e.g. 192 threads per SM on G80:



### Instruction-level parallelism (ILP)

But you can also use parallelism among instructions in a single thread: thread



Thank you for the attention.

