

# INDIAN INSTITUTE OF INFORMATION TECHNOLOGY BHAGALPUR

### **VLSI MANUAL LAB REPORT**

NAME- SANI KUMAR ROLL NO.- 2001125 DEP.- ECE

PROFF.- DR. DHEERAJ KUMAR SINHA

### **CONTENTS:-**

- 1. Input & Output characteristics of NMOS using EDA Tool.
- 2. Input & Output characteristics of PMOS using EDA Tool.
- 3. DC Analysis of CMOS Inverter
- 4. Transient Analysis of CMOS Inverter
- 5. NAND and NOR Gates using PMOS & NMOS.

# **Experiment 1**

<u>Aim-</u> To analyse input and output characteristics of NMOS using EDA tool.

**Software Required**- Tanner EDA tool.

**Theory**- N type MOSFET is form by taking p substrate and two high doped n is diffused in this p substrate. These two are taking as drain and source. Between drain and source channel is formed. NMOS is in the cut off region when gate to source voltage (Vgs) is negative. So for enhancement mode Vgs is greater than threshold voltage.

### Diagram:-





**Output characteristic** 



### Input characteristic

<u>Conclusion</u>- Hence, by taking  $V_{gs}$  constant we got the above output characteristics.

# **Experiment 2**

<u>Aim-</u> To analyse input and output characteristics of PMOS using EDA tool.

**Software Required**- Tanner EDA tool.

**Theory**- PMOS is behaving just opposite to NMOS. PMOS is made by taking N type substrate and doped TWO high doped P in N type substrate. PMOS is working when gate to source voltage is negative. So in this analysis we apply negative voltage to gate and drain.

### **Circuit Diagram-**



### Output-



**Output Characteristic** 



**Conclusion**- Hence, by taking  $V_{ds}$  constant we get the above desired curve.

# **Experiment 3**

**<u>Aim-</u>** DC analysis of CMOS inverter using Tanner EDA tool.

<u>Software Required</u>- Tanner EDA tool.

**Theory**- A CMOS inverter contains a PMOS and a NMOS transistor connected at the drain and gate terminals, a supply voltage VDD at the PMOS source terminal, and a ground connected at the NMOS source terminal, where VIN is connected to the gate terminals and VOUT is connected to the drain terminals. It is important to notice that the CMOS does not contain any resistors, which makes it more power efficient that a regular resistor-MOSFET inverter. As the voltage at the input of the CMOS device varies between 0 and 5 volts, the state of the NMOS

and PMOS varies accordingly. If we model each transistor as a simple switch activated by VIN, the inverter's operations can be seen very easily.

### **Circuit Diagram and Output-**

#### <u>1.</u>





<u>2.</u>





<u>3.</u>











# <u>5.</u>





# <u>6.</u>





<u>Conclusion</u>- Hence, we performed the DC analysis of CMOS inverter

# **Experiment 4**

**<u>Aim-</u>** Transient analysis of CMOS inverter using Tanner EDA tool.

**Software Required**- Tanner EDA tool.

**Theory**- A CMOS inverter contains a PMOS and a NMOS transistor connected at the drain and gate terminals, a supply voltage VDD at the PMOS source terminal, and a ground connected at the NMOS source terminal, where VIN is connected to the gate terminals and VOUT is connected to the drain terminals. It is important to notice that the CMOS does not contain any resistors, which makes it more power efficient that a regular resistor-MOSFET inverter. As the voltage at the input of the CMOS device varies between 0 and 5 volts, the state of the NMOS and PMOS varies accordingly. If we model each transistor as a simple switch activated by VIN, the inverter's operations can be seen very easily.

#### **Circuit Diagram and Output-**

#### <u>1.</u>





### <u>2.</u>





### <u>3.</u>





### <u>4.</u>





<u>Conclusion</u>- Hence, we performed the Transient analysis of CMOS inverter.

# **Experiment 5**

<u>Aim-</u> NAND and NOR Gates using PMOS and NMOS using Tanner EDA tool.

**Software Required**- Tanner EDA tool.

**Theory-** NAND: Figure 2 shows a CMOS two-input NAND gate. P-channel transistors Q1 and Q2 are connected in parallel between +V and the output terminal. N-channel transistors Q3 and Q4 are connected in series between the output terminal and ground.



Figure 2

With Q3 and Q4 transistors "on" and Q1 and Q2 transistors "off," the output is a logic 0. This condition happens when both inputs, A and B, are logic 1, confirming the lowest row in the above truth table.

With logic 0 in inputs A and B, Q3 and Q4 transistors are "off," and Q1 and Q2 transistors are "on," producing a logic 1 output. This is consistent with the first row of the truth table.

When one of the inputs is a logic "1" and the other one is a logic "0", either Q3 is "off" and Q2 is "on" or Q4 is "off" and Q1 is "on." The output in both cases is a logic "1," validating the second and the third rows of the truth table.

**NOR-** The output of a NOR gate is logic 1 with logic 0 in both inputs. The outcomes for other input combinations are logic 0.

Figure 3 shows a CMOS two-input NOR gate. P-channel transistors Q1 and Q2 are connected in series between +V and the output terminal. N-channel transistors Q3 and Q4 are connected in parallel between the output and ground.



Figure 3. A CMOS two-input NOR gate.

When both inputs, A and B, are logic 0, Q1 and Q2 are "on," and Q3 and Q4 are "off," and the output is logic 1. This confirms the first row of the truth table above.

With both inputs logic 1, Q3 and Q4 are "on," and Q1 and Q2 are "off," producing a logic 0 output that confirms the last row of the truth table.

For the two remaining input combinations, either Q1 is "off" and Q3 is "on" or Q2 is "off" and is Q4 "on". In these cases, the output is logic 0 which is consistent with the above truth table.

### **Circuit Diagram:**

### 1.NAND Gate-





## NOR Gate:





<u>Conclusion:</u> Hence NAND and NOR gate was realised using PMOS and NMOS by the use of Tanner EDA Tool and desired output was obtained.