## **HW\_3: Physical Design**

Physical Design of Integrated Circuits
ECE 510
Spring 2019
Submitted by: Sanika Chaoji
(csanika@pdx.edu)

## Full Chip Picture with PLL, Block A, Block B, and Block C



#### **Block B by itself**



### **Static Timing Analysis Questions Circuit**

Extra hold margin 10ps

PLL jitter supplying mclk is 60ps

FF CP->Q = 80ps, setup = 30ps, hold = 20ps

Net and combinational cell delays are indicated above in ps.

clock period is 700ps with a 50/50 duty cycle

Source latency from PLL to mclk port is 70ps.

Before clock trees are built, the expected clock latency was 40 and skew was 30 with an endpoint transition of 100ps.

#### PART 1

#### For Block B, give the input constraints for Sig1 (delay and approximate drive constraints):

Input delay would be sum of clk-to-Q for U1 and logic delay:

set input delay [expr 0.4 + 0.08] [all inputs] -clock mclk

No specific <u>driving cell</u> is specified. We can assume a cell INVXI or drive value of 0.1:

set\_driving\_cell -lib\_cell INVX1 [all\_inputs]
set drive 0.1 sig1

#### For Block B, give the output constraints for Sig2 (delay and approximate load constraints)

Output delay will be sum of logic delay in block c and setup time for U4:

set\_output\_delay [expr 0.35 + 0.03 ] [ all\_outputs ] -clock mclk

No load values given in problem statement. Assuming *load* value to be 0.1:

set load 0.1 [all outputs]

#### What are the clock constraints for pre-cts:

Creating clock of period 700 and 50% duty:

create\_clock -name mclk -period 0.7 -waveform { 0.0 0.35 }

The <u>setup uncertainty</u> is jitter plus potential future clock skew:

Set clock uncertainty-setup-0.09 mclk

#### Clock latency.

The set\_clock\_latency -source is for the portion outside your block to the input port. This is given to be 70 set\_clock\_latency -source 0.07

The set\_clock\_latency without the source option is for the future clock skew within your block given as 40 set\_clock\_latency 0.04 mclk

Clock Transition given as 100ps

set clock transition 0.1 mclk

#### What are the clock constraints for post-cts:

Creating clock of period 700 and 50% duty:

create\_clock -name mclk -period 0.7 -waveform { 0.0 0.35 }

The <u>setup uncertainty post cts</u> is jitter given as 60ps:

set\_clock\_uncertainty -setup -0.06 mclk

The *hold uncertainty* is Extra hold margin give as 10ps:

set\_clock\_uncertainty -hold 0.01 mclk

The set\_clock\_latency portion inside block is no longer used and it is propagated/calculated on the real values: Remove clock\_latency mclk

The latency portion outside the block remains in post-cts:

Set clock latency -source 0.07

Remove\_clock\_transition mclk Set propagated clock mclk

## PART 2a (Ideal pre-cts Clocks)

# PRECTS constraints. Ignore the clock buffer delays and only use the ideal clock numbers.

# Datapath is using the indicated numbers.

# SETUP PATH

Startpoint: U2 Endpoint: U3 Path Type: max

| Point                                                   | Incr                                 | Path                  |                                                                                          |
|---------------------------------------------------------|--------------------------------------|-----------------------|------------------------------------------------------------------------------------------|
| clock mclk (rise edge) clock network delay (ideal)      | 0.0                                  | 0.0<br>0.11           | sum of latencies 70+40ps                                                                 |
| U2/CLK U2/Q buf1/O                                      |                                      | 0.11<br>0.19<br>0.30  | clock to Q 80ps<br>50 +60ps                                                              |
| buf2/0<br>buf3/0<br>nand3/0                             | 0.14                                 | 0.44<br>0.58<br>0.675 | 80 +60ps<br>80 +60ps<br>80 +15ps                                                         |
| U3/D<br>data arrival time                               |                                      | 0.685                 | 10ps net delay                                                                           |
| 2                                                       | 0.7<br>0.11<br>0.0<br>-0.09<br>-0.03 | 0.81<br>0.81<br>0.72  | <pre>clock period 700ps sum of latencies 70+40ps -(jitter + skew) set up time 30ps</pre> |
| data required time data required time data arrival time |                                      | 0.690<br>0.685        |                                                                                          |
| slack(MET)                                              |                                      | 0.005                 |                                                                                          |

# PART 2b (Propagated post-cts Clocks)

# # POST CTS constraints. Propagate the real values of the clocks # SETUP PATH

Startpoint: U2 Endpoint: U3 Path Type: max

| Point                                                   | Incr           | Path                    |                                  |
|---------------------------------------------------------|----------------|-------------------------|----------------------------------|
| clock mclk (rise edge) clock network delay (propagated) | 0.00           | 0.0<br>0.095            | 70 + (5+15+5)                    |
| U2/CLK<br>U2/Q                                          | 0.08           | 0.095<br>0.175          | clock to Q 80ps                  |
| buf1/0<br>buf2/0<br>buf3/0                              | 0.14           | 0.285<br>0.425<br>0.565 | 50 +60ps<br>80 +60ps<br>80 +60ps |
| nand3/0<br>U3/D                                         |                | 0.660<br>0.670          | 80 +15ps                         |
| data arrival time  Clock mclk (rise edge)               | 0.70           | 0.670                   | clock period 700ps               |
| clock network delay (propagated)<br>U3/CLK              | 0.11           | 0.81                    | 70 + (5+25+10)                   |
| clock uncertainty library setup time data required time | -0.06<br>-0.03 | 0.75<br>0.72<br>0.72    | -(jitters)<br>set up time 30ps   |
| data required time data arrival time                    |                | 0.720<br>0.670          |                                  |
| slack (MET)                                             |                | 0.05                    |                                  |

## Part 3 (Propagated post-cts Clocks)

# # POST CTS constraints. Propagate the real values of the clocks # HOLD PATH

Startpoint: U5 Endpoint: U3 Path Type: min

| Point                                       | Incr  | Path  |                        |
|---------------------------------------------|-------|-------|------------------------|
| clock mclk (rise edge)                      | 0.0   |       |                        |
| clock network delay (propagated)            | 0.095 |       | 70 + (5+15+5)          |
| U5/CLK                                      | 0.0   |       |                        |
| U5/Q                                        | 0.08  | 0.175 | clock to Q 80ps        |
| nand/0                                      | 0.025 | 0.200 | 10+15ps                |
| U3/D                                        | 0.01  | 0.210 | 10ps                   |
| data arrival time                           |       | 0.210 |                        |
| clock mclk (rise edge)                      | 0.0   | 0.0   | hold-same edge         |
| <pre>clock network delay (propagated)</pre> | 0.11  | 0.11  | 70 + (5+25+10)         |
| U3/CLK                                      | 0.0   | 0.11  |                        |
| clock uncertainty                           | 0.01  | 0.12  | extra hold margin 10ps |
| library hold time                           | 0.02  | 0.14  | hold =20ps             |
| data required time                          |       | 0.14  |                        |
| data required time                          |       | 0.14  |                        |
| data arrival time                           |       | 0.21  |                        |
| slack(VIOLATED)                             |       | -0.07 |                        |