# GPU based optimizations for large graph adjacency matrices

Sanjana Garg, 13617 28 April, 2017

### Introduction

BitMat is a novel compressed bit-vector based index structure previously developed for efficient storage of RDF graph's adjacency matrices. It stores the RDF triples using a 3-dimensional bit-matrix where the three dimensions are subject, object and predicate. A bit is set to 1 in this matrix if that triple is present. Since, this matrix is sparse, these mats are stored in a compresses format following the D-gap compression scheme.

#### Motivation

Fold and unfold are the two primitives in the BitMat system heavily used in the pattern queries for fast operations on the compressed matrices without uncompressing them. Fold and unfold operations operate on each compressed row in a "mutually exclusive" manner using mask bit-vectors (generated by pattern match queries). In this regard, the main contribution of this project is to exploit the "mutual exclusivity" of these operations using the parallelization offered by the GPUs.

## Fold operation

The fold operation performs an **OR** operation over all the rows/columns to give a folded array of the column/row dimension. Consider an uncompressed bitmat of the following form. Here, the matrix represents the bitmat and the array below that represents the folded array.

#### Algorithm 1 CPU\_Fold(BitMat, n, m)

```
1: for (i=0; i<n; i++) do

2: for (j=0; j<m; j++) do

3: foldarr[j] \( \tau \) foldarr[j] or BitMat[i][j]

4: end for

5: end for
```

| 0 | 0 | 1 | 0 | 0 | 1 |
|---|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 | 1 | 1 |
| 0 | 0 | 1 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 | 0 | 0 |
| 0 | 1 | 0 | 0 | 1 | 0 |
|   |   |   |   |   |   |
| 0 | 1 | 1 | 0 | 1 | 1 |

Figure 1: In this figure, matrix represents an uncompressed BitMat while the array represents the folded array.

## Unfold operation

The unfold operation takes as input a bitmat and a mask array and outputs a bitmat with all it's rows ANDed with the mask array.

```
Algorithm 2 CPU_Fold(input, maskarr, output, n, m)
```

```
1: for (i=0; i<n; i++) do

2: for (j=0; j<m; j++) do

3: output[i][j] \( \tau \) maskarr[j]&input[i][j]

4: end for

5: end for
```



Figure 2: In this figure, matrix represents an uncompressed BitMat while the array represents the mask array. Output is the result of applying unfold operation on input as outlined in the algorithm above

## Parallelization in CUDA

#### Architecture

CUDA is a library developed to exploit the parallelization in GPUs. The architecture divides the code and data into two parts: device and host. Here device, refers to the GPU and host to the CPU machine. The parallelization is performed by threads. The threads are organized into blocks where a block is executed by a multiprocessing unit. The blocks are further organized into a grid. Both the threads and blocks can have a 1, 2 or 3-dimensional index. The grids map to GPUs, blocks to multiprocessors and threads to stream processors.

In this project, I have used a 1-dimensional indexing for both threads and blocks as the parallelization is only on 1-dimension int the BitMat, either row or column.



Figure 3: This figure represents the one-dimensional indexing based architecture for both threads and blocks

## Configuration

Following are the hardware details of the machine used for experimentation

- $\bullet$  GPU: NVIDIA GeForce GTX 760 2GB
- Maximum number of threads per block: 1024

Following is the configuration of threads and blocks employed in the project

```
n = \text{Number of rows} split = \text{Number of rows assigned to a thread} required\_threads = ceil(n/split) numBlocks = ceil(required\_threads/threadsPerBlock)
```

## Parallelized Fold operation

#### Algorithm 3 GPU\_Fold(bitmat,n,num\_chunks, mask\_size)

```
1: gpu_input_size ← get_size_of_gpu_input(bitmat)
 2: split \leftarrow n/num_chunks
 3: partial_rows \leftarrow ((n\%split > 0)?(n/split + 1) : (n/split))
 4: partial_size ← partial_rows * mask_size
 5: memset(partial,0,partial_size)
 6: convert_bitmat_to_gpu_input(bitmat, gpu_input, mapping, n)
 7: \operatorname{cudaMalloc}(\operatorname{d_mapping}, n * \operatorname{sizeof}(\operatorname{int}))
 8: cudaMalloc(d_input, gpu_input_size * sizeof(unsigned char))
 9: cudaMalloc(d_partial, partial_size * sizeof(unsigned char))
10: cudaMemcpy(d_mapping, mapping, n* sizeof(int), cudaMemcpyHostToDe-
   vice)
11: cudaMemcpy(d_input, gpu_input, gpu_input_size * sizeof(unsigned char),
   cudaMemcpyHostToDevice)
12: cudaMemcpy(d_partial, partial_size * sizeof(unsigned char), cud-
   aMemcpyHostToDevice)
13: foldkernel «numBlocks, threads PerBlock» (d_mapping, d_input, d_partial,
   n, mask_size, split)
14: cudaMemcpy(partial, d_partial, partial_size * sizeof(unsigned char), cud-
   aMemcpyDeviceToHost)
15: memset(foldarr,0,mask_size)
16: for (i=0; i<partial_rows; i++) do
      for (j=0; j < mask_size; j++) do</pre>
17:
        foldarr[j] \leftarrow partial[i*mask\_size + j]
18:
19:
      end for
20: end for
```

#### Algorithm 4 foldkernel(d\_mapping, d\_input, d\_partial, n, mask\_size, split))

```
1: threadid \leftarrow blockIdx.x * blockDim.x + threadIdx.x
 2:  start_row \leftarrow  threadid *  split
 3: for (k=start_row; k < start_row + split; k++) do
      if k < n then
 4:
 5:
        data \leftarrow d\_input + d\_mapping[k]
        for (j=0; j < mask_size; j++) do</pre>
 6:
           partial[threadid * mask_size + j]
                                                               partial[threadid *
 7:
           mask\_size + j \mid data[j]
        end for
 8:
      end if
10: end for
```

## Parallelized Unfold operation

# Algorithm 5 GPU\_UnFold(bitmat,n,mask\_size)

- 1: gpu\_input\_size ← get\_size\_of\_gpu\_input(bitmat)
- 2: convert\_bitmat\_to\_gpu\_input(bitmat, gpu\_input, mapping, n)
- 3: memset(gpu\_output, 0, gpu\_output\_size)
- 4:  $\operatorname{cudaMalloc}(\operatorname{d_mapping}, n * \operatorname{sizeof}(\operatorname{int}))$
- 5: cudaMalloc(d\_input, gpu\_input\_size \* sizeof(unsigned char))
- 6: cudaMalloc(d\_mask, mask\_size \* sizeof(unsigned char))
- 7: cudaMalloc(d\_output, gpu\_output\_size \* sizeof(unsigned char))
- 8: cuda Memcpy<br/>(d\_mapping, mapping, n\* size<br/>of(int) , cuda Memcpy HostToDevice)
- 9: cudaMemcpy(d\_input, gpu\_input, gpu\_input\_size \* sizeof(unsigned char), cudaMemcpyHostToDevice)
- 10: cudaMemcpy(d\_mask, partial, mask\_size \* sizeof(unsigned char), cudaMemcpyHostToDevice)
- 11: cudaMemcpy(d\_output, gpu\_output, sizeof(unsigned char)\*gpu\_output\_size, cudaMemcpyHostToDevice)
- 12: andres\_size  $\leftarrow$  gap\_size \*2\* mask\_size + gap\_size +1 + 1024
- 13: unfoldkernel $\ll$ numBlocks,threadsPerBlock $\gg$ (d\_mapping, d\_input, d\_mask, d\_output, n, andres\_size)
- 14: cudaMemcpy(gpu\_output, d\_output, gpu\_output\_size\*sizeof(unsigned char), cudaMemcpyDeviceToHost)
- 15: output\_bitmat  $\leftarrow$  convert\_output\_to\_bitmat(gpu\_output,n, andres\_size);

#### Algorithm 6 unfoldkernel(d\_mapping, d\_input, d\_partial, n, mask\_size, split))

```
1: row \leftarrow blockIdx.x * blockDim.x + threadIdx.x
 2: if (row < n) then
      if (d_mapping[row] < n) then
 3:
 4:
         return
      end if
 5:
      data \leftarrow d\_input + d\_mapping[row]
 6:
 7:
      o_data \leftarrow d_ouput + row * andres_size
      for (j=0; j < mask_size; j++) do</pre>
 8:
 9:
         o_{data}[j] \leftarrow data[j] \& mask[j]
      end for
10:
11: end if
```

The above pseudocodes for Fold and Unfold operation on GPU do not include the complex logic for performing these operations in compressed format. However, the other framework and functions are same. This is done to keep the express the algorithm succinctly excluding the complications of compressed

format. The variables used are self-explanatory and may not be declared in the pseudocode to maintain the preciseness.

## **Experiments**



Figure 4: GPU operation time vs Number of chunks

It can be observed that changing the number of chunks (threads essentially) causes a very small effect in the time it takes for computation on GPU.



Figure 5: CPU/GPU time vs size of bitmat

Here, we observe that as the size of bitmat increases CPU time increases linearly whereas GPU time almost stays the same. This can be exploited for more efficient computation as size does not affect the GPU time computation as expected.



Figure 6: Latency due to data transfer vs size of bitmat

The above plot shows an interesting phenomena. Here, it can be observed that the latency time is almost constant for any size of data. Ideally, with increasing size memory transfer should take larger time. It actually reduces the transfer overhead as apparently the size of the bitmat does not affect it.



Figure 7: GPU/CPU time vs size of matrix

This plot shows the CPU and GPU performance while performing unfold operation. It can be observed that with increasing size of matrix the GPU performs considerably better than CPU.



Figure 8: GPU/CPU time vs number of iterations

In the above plot, we observe that once data is there in the GPU memory the unfold operation on GPU takes considerably lesser time with frequent use. The performance difference between the GPU and CPU increases with the number of iterations.

#### Contribution

One of the major advantages of the above implementation for GPU is that the Fold and Unfold operations are performed in compressed format. This reduces not only the space complexity but as observed while doing operation on simulated data time complexity as well by a great amount.

Another plus point is that the implementation is compatible with the existing code base of BitMat project that performs pattern queries on these bitmats. This was also a major requirement as the existing code base has been perfected for quite a few years and it didn't make sense to rewrite the whole code for an operation. To accomplish this feat the bitmat struct was converted to a one-dimensional array with a mapping maintained as CUDA is too restrictive and doesn't support array of character arrays. In fact, one of the major bottleneck for CUDA implementation was transferring data to GPU memory and yet maintaining the compatibility.

The performance aim has been met in the above implementation especially for the unfold operation. We observe that GPU computation is significantly efficient even for small bitmats while doing unfold operation.

## Future work

The future work includes restructuring the current code as a library so that it can be imported anywhere in the existing code base. Also, currently the Unfold operation could not be tested on actual dbpedia datasets because of memory issues. So, one of the major extension is a data structure that can function in the given memory constraints and perform computation on GPU.