## Unified MEDS Accelerator

Sanjay Deshpande<sup>1</sup>, Yongseok Lee<sup>2</sup>, Mamuri Nawan<sup>3</sup>, Kashif Nawaz<sup>3</sup>, Ruben Niederhagen<sup>4,5</sup>, Yunheung Paek<sup>2</sup>, and Jakub Szefer<sup>6</sup>

<sup>1</sup> CASLAB, DEE, Yale University, New Haven, US, sanjay.deshpande@yale.edu <sup>2</sup> ECE, Seoul National University, Seoul, South Korea, yslee@sor.snu.ac.kr,ypaek@snu.ac.kr <sup>3</sup> CRC, Technology Innovation Institute, Abu Dhabi, UAE, mamuri@tii.ae, kashif.nawaz@tii.ae <sup>4</sup> IIS, Academia Sinica, Taipei, Taiwan, ruben@polycephaly.org <sup>5</sup> IMADA, University of Southern Denmark, Odense, Denmark

<sup>6</sup> Northwestern University, Evanston, US jakub.szefer@northwestern.edu

**Abstract.** The Matrix Equivalence Digital Signature (MEDS) scheme, a code-based candidate in the first round of NIST's Post-Quantum Cryptography (PQC) standardization process, offers competitively small signature sizes but incurs high computational costs for signing and verification. This work explores how a high-performance FPGA-based hardware implementation can enhance MEDS performance by leveraging the inherent parallelism of its computations, while examining the trade-offs between performance gains and resource costs. This work in particular proposes a unified hardware architecture capable of efficiently performing both signing and verification operations within a single combined design. The architecture jointly supports all security parameters, including the dynamic, run-time handling of different prime fields without the need to re-configure the FPGA. This work also evaluates the resource overhead of supporting different prime fields in a single design, which is relevant not only for MEDS but also for other cryptographic schemes requiring similar flexibility. This work demonstrates that custom hardware for PQC signature schemes can flexibly support different prime fields with limited resource overhead. For example, for NIST security Level I, our implementation achieves signing times of 4.5 ms to 65.2 ms and verification times of 4.2 ms to 64.5 ms utilizing 22k to 72k LUTs and 66 to 273 DSPs depending on design variant and optimization goal.

Keywords: Post-Quantum Cryptography Digital Signature Algorithm Matrix Equivalence Digital Signature (MEDS)

#### 1 Introduction

The advent of quantum computing poses significant threats to classical cryptography, challenging the security foundations of many widely-used cryptographic algorithms. Quantum computers have the potential to solve specific complex mathematical problems much faster than classical computers. When a sufficiently large, error-corrected quantum computer is available, quantum computer algorithms such as Shor's algorithm can break widely-used public-key cryptosystems such as Rivest–Shamir–Adleman (RSA), Diffie-Hellman (DH), and Elliptic Curve Cryptography (ECC). To address these emerging threats, the field of Post-Quantum Cryptography (PQC) has emerged, focusing on the design and implementation of cryptographic algorithms that remain secure even in the presence of quantum computing power.

While significant progress has been made in developing theoretically secure PQC algorithms, practical deployment in real-world scenarios also requires a thorough understanding of their performance and resource requirements. Efficient implementations are critical for ensuring that these algorithms can be adopted at scale without incurring prohibitive computational costs.

This work contributes to this area by presenting a hardware implementation and evaluation of the Matrix Equivalence Digital Signature (MEDS) scheme. MEDS is a code-based digital signature scheme based on the hardness assumption of the Matrix Code Equivalence (MCE) problem. It was submitted to the National Institute of Standards and Technology (NIST) PQC Signature standardization process launched in 2023, but it did not advance to the second round due to its comparatively low performance and the novelty of its security assumptions. Given the importance of ensuring the practicality of the cryptographic schemes, this paper focuses on developing a unified high-performance hardware implementation of the MEDS signing and verification operation. We present a joint design that supports all security parameter sets, selectable at runtime, and evaluate the overhead of accommodating arithmetic for different finite fields in a single design. Our results on the overhead generalize well and can be transferred to other schemes with similar parameter set specifications.

By addressing the computational challenges associated with MEDS, we aim to contribute to the broader goal of making post-quantum cryptography viable for widespread adoption in the face of advancing quantum computing technologies. To the best of our knowledge, this work presents the first hardware implementation of MEDS. Our implementation operates in constant time (i.e., there are no timing variations depending on secret data), though it does not include additional side-channel protections.

Related Work. Gaussian elimination is an important step in MEDS as well as many other PQC schemes. Early work [HQR89] used processor arrays as large as the matrix being processed. The work in [SWM<sup>+</sup>10] presented one of the first hardware accelerators for the code-based Niederreiter cryptosystem. The work used a systolic processor array for performing Gaussian systemization. Later work on Classic McEliece also used a systemizer similar to [SWM<sup>+</sup>10] with smaller processor array. For example, in [WSN16,WSN17] the authors present a hardware design of a key-generation module for the Niederreiter cryptosystem. In [CCD<sup>+</sup>22], the authors implemented a complete design of Classic McEliece compliant with the specification submitted to NIST standardization process including binary field systemizers. We are using a similar systemizer in our work.

Although there are similar computations in regard to matrix systemization between MEDS and Classic McEliece, compared to Classic McEliece, instead of working with binary fields, MEDS requires  $\mathbb{F}_q$  with prime q. As a result, the latencies of finite field operations are larger compared to when using  $\mathbb{F}_2$  or a small binary extension filed  $\mathbb{F}_q^m$ . This difference necessities significant design effort for the systemizer design, e.g., a different control logic and a more complex pipelining process.

Within current NIST standardization process for digital signatures schemes, in [SMA<sup>+</sup>24,HSK<sup>+</sup>23] the authors develop hardware implementations of the MAYO digital signature scheme. In [DHSY24], authors present the first hardware implementation of the SDitH digital signature scheme. [dPRS23] describes hardware FPGA implementations of the Raccoon digital signature scheme.

In [WJW<sup>+</sup>19], the authors present several hardware accelerators that work with a RISC-V core to accelerate the XMSS signature scheme. In [BCH<sup>+</sup>23], the authors present hardware implementation of the Oil and Vinegar (OV) signature scheme. In [TYD<sup>+</sup>11] authors presented an FPGA-based implementation of the multivariate-based signature scheme Rainbow. Later, in [FG18] authors presented high-speed, FPGA-based implementation of Rainbow with updated parameters for NIST's first round of PQC standardization process. Both designs are operating on small binary fields using a processor array similar to the code-based designs discussed above. Among ASIC designs, in [ZZL<sup>+</sup>23] authors present a processor designed specifically for PQC algorithms, which can support schemes such as Saber, Kyber, Dilithium, NTRU, McEliece, and Rainbow. This design also includes a module for the systemization of matrices over small binary fields, but instead of a processor array composed of several vector units, the authors here are using only a single a vector unit.

Hardware architectures for algorithms already being standardized by NIST include [SAW<sup>+</sup>23], where the authors implement a hardware design of the FAL-CON scheme and [LSG21,BNG21] where the authors explore hardware implementations of CRYSTALS-Dilithium (being standardized under the name "ML-DSA"). [ALCZ20,Saa24,DLK<sup>+</sup>25] explores implementations of SPHINCS+ (being standardized under the name "SLH-DSA").

We are not aware of any other hardware implementation of MEDS and our work presents a hardware design of MEDS that provides a competitive performance and resource utilization compared hardware implementations of other signature schemes.

Contributions. This paper introduces the first hardware implementation of the sign and verify operations for the PQC signature scheme MEDS. Our implementation combines both operations into a single design sharing most resources between sign and verify. We further provide joint support of all security parameter sets in one single design selectable at runtime.

The specification of MEDS introduces several challenges for its implementation:

C1: MEDS operates on dense matrices of a finite fields, demanding significant computational resources. One of the reasons MEDS was not admitted to

#### 4 Deshpande et al.

the second round of NIST's standardization process is its longer runtime compared to competing PQC schemes.

- C2: Due to the Fiat-Shamir (FS) construction of MEDS, the signing and verification operations share significant structural similarities, which lend themselves for resource optimization.
- C3: To optimize signature sizes, MEDS parameter sets involve two distinct finite fields.

Given these challenges we aim to address the following research questions:

- Q1: Does MEDS provide sufficient inherent parallelism to accelerate the sign and verify operations to a competitive level? What are the associated resource costs for achieving such a speed-up?
- Q2: To what extent can resources be shared in a combined design for the sign and verify operations?
- Q3: What is the overhead of supporting all security parameters at runtime, particularly concerning arithmetic in two distinct finite fields?

Structure of this paper. We introduce our notation and the MEDS PQC signature scheme in Section 2. The top-down design of our hardware implementation is introduced in Section 3 followed by a bottom-up description of the modules and building blocks in Section 4. Section 5 presents evaluation results and Section 6 concludes this work.

### 2 Preliminaries

We first introduce our notation in Section 2.1 and then explain the relevant details of the MEDS specification in Section 2.2.

#### 2.1 Notation

We are following the notation of the MEDS specification document [CNP+23a] and denote matrices with bold capital letters, e.g.,  $\mathbf{M}$ ,  $\mathbf{A}$ , and  $\mathbf{B}$ . We follow the MEDS specification in denoting submatrices with square brackets, e.g.,  $\mathbf{M}[a,b;c,d]$  denotes the submatrix of the intersection of rows a to b and columns c to d of matrix  $\mathbf{M}$  [CNP+23a, Section 2.1]. If no row or column range is provided, all rows or columns are included.  $\mathbb{F}_q$  is a finite field with q elements. We define an  $[m \times n, k]$  matrix rank metric code over  $\mathbb{F}_q$  as k-dimensional subspace of  $\mathbb{F}_q^{m \times n}$ . Here, m and n are the codeword sizes and k the code dimension.

The operation  $\mathsf{SF}(\mathbf{M})$  returns the systematic form of a matrix  $\mathbf{M}$  if it exists or  $\bot$  if not. The operation  $\pi_{\mathbf{A},\mathbf{B}}(\mathbf{M})$  with  $\mathbf{A} \in \mathbb{F}_q^{m \times m}$ ,  $\mathbf{B} \in \mathbb{F}_q^{n \times n}$ , and  $\mathbf{M} \in \mathbb{F}_q^{k \times mn}$  first maps each row  $i \in \{0,\ldots,k-1\}$  of  $\mathbf{M}$  to a matrix  $\mathbf{P}_i \in \mathbb{F}_q^{m \times n}$  such that  $\mathbf{P}_i[\lfloor j/n \rfloor; j \bmod n] = \mathbf{M}[i,j]$  for  $j \in \{0,\ldots,mn-1\}$ . It then computes  $\mathbf{P}_i' \in \mathbb{F}_q^{m \times n}$  as  $\mathbf{P}_i' = \mathbf{A}\mathbf{P}_i\mathbf{B}$ , maps the  $\mathbf{P}_i'$  back to the rows i of a matrix  $\mathbf{M}' \in \mathbb{F}_q^{k \times mn}$ , and finally returns  $\mathbf{M}'$  as result.

#### 2.2 MEDS

The MEDS scheme [CNP+23a,CNP+23b] was one of the code-based submissions to the on-ramp to the NIST PQC signature standardization process<sup>7</sup> but it did not advance to the second round. It is based on the notion of Matrix Code Equivalence (MCE):

**Definition 1 (Matrix Code Equivalence).** Let C and D be two  $[m \times n, k]$  matrix codes over  $\mathbb{F}_q$ . We say that C and D are equivalent if there exist two invertible matrices  $\mathbf{A} \in \mathbb{F}_q^{m \times m}$  and  $\mathbf{B} \in \mathbb{F}_q^{n \times n}$  such that  $D = \mathbf{A} \cdot C \cdot \mathbf{B}$ , i.e., for all  $\mathbf{C} \in C$ ,  $\mathbf{A} \cdot \mathbf{C} \cdot \mathbf{B} \in D$ .

This gives raise to the MCE problem:

Problem 1 (Matrix Code Equivalence Problem). Given two k-dimensional matrix codes  $\mathcal{C}, \mathcal{D} \subset \mathbb{F}_q^{m \times n}$ , find two invertible matrices  $\mathbf{A} \in \mathbb{F}_q^{m \times m}$ ,  $\mathbf{B} \in \mathbb{F}_q^{n \times n}$  such that  $\mathcal{D} = \mathbf{A} \cdot \mathcal{C} \cdot \mathbf{B}$ .

The MCE problem is at least as hard as the linear code equivalence problem and as hard as the isomorphism of polynomials problem [BFV13], and as hard as the alternating trilinear form equivalence problem [GQT21,TDJ<sup>+</sup>22]. Please refer to [CNP<sup>+</sup>23a,CNP<sup>+</sup>23b] for a concrete security analysis.

MEDS uses the MCE problem to construct a signature scheme from an interactive  $\Sigma$ -protocol using the FS transform [FS87] with t rounds and by applying some tricks to improve signature size and performance, i.e., by using s matrix codes in the public key, by using challenges with a fixed weight w, by seeding 0-responses, and by generating these seeds from a seed tree.

MEDS parameters. Table 1 shows the parameter sets of MEDS from the first round of the NIST PQC signature scheme standardization. In May 2024, the MEDS submission team announced new parameter sets in the NIST PQC mailing list<sup>8</sup> as reaction to refined attacks [NQT24]. However, they suggest to combine these new parameter sets with signature-size optimization techniques introduced in [CNRS24]. These optimizations require algorithmic changes compared to the MEDS Round 1 specification document [CNP+23a]. We decided to provide a hardware implementation that follows the MEDS Round 1 specification and therefore do not implement the optimization from [CNRS24] since there is no concrete specification for that MEDS variant and since we are interested in analyzing the effect of supporting different prime fields in a joint design.

MEDS key generation. To generate a key pair, first chose a random  $\mathbf{G}_0 \in \mathbb{F}_q^{k \times mn}$ . Then choose random invertible matrices  $\mathbf{A}_1, \dots, \mathbf{A}_{s-1} \in \mathbb{F}_q^{m \times m}$  and  $\mathbf{B}_1, \dots, \mathbf{B}_{s-1} \in \mathbb{F}_q^{n \times n}$ . Finally, compute the matrices  $\mathbf{G}_1, \dots, \mathbf{G}_{s-1} \in \mathbb{F}_q^{k \times mn}$  as  $\mathbf{G}_i = \mathsf{SF}(\pi_{\mathbf{A}_i, \mathbf{B}_i}(\mathbf{G}_0)), \ i \in \{1, \dots, s-1\}$ . (MEDS reduces the public key size

<sup>&</sup>lt;sup>7</sup> https://csrc.nist.gov/Projects/pqc-dig-sig/round-1-additional-signatures
<sup>8</sup> https://groups.google.com/a/list.nist.gov/g/pqc-forum/c/pbT\_DnPrc2A/m/
ZPrIVSmFCQAJ

Table 1: MEDS parameter sets.

|           |                              | rabic 1. milb     | ~ P. | ~  | *********** |      | •     |      |                      |               |
|-----------|------------------------------|-------------------|------|----|-------------|------|-------|------|----------------------|---------------|
| Level     | Parameter Set                | q                 | n    | m  | k           | s    | t     | w    | pk<br>(byte)         | sig<br>(byte) |
|           | MEDS 1                       | Parameter Sets [  | CNI  | +  | 23a, T      | able | 2]:   |      |                      |               |
| Level I   | MEDS-9923                    | 4093              | 14 1 | 14 | 14          | 4    | 1152  | 14   | 9923                 | 9896          |
| Level I   | ${\rm MEDS\text{-}}13220$    | 4093              | 14 1 | 14 | 14          | 5    | 192   | 20   | 13220                | 12976         |
| Level III | MEDS-41711                   | 4093              | 22 2 | 22 | 22          | 4    | 608   | 26   | 41 711               | 41 080        |
| Level III | MEDS-69497                   | 4093              | 22 2 | 22 | 22          | 5    | 160   | 36   | 55604                | 54736         |
| Level V   | MEDS-134180                  | 2039              | 30 3 | 30 | 30          | 5    | 192   | 52   | 134 180              | 132 528       |
| Level V   | $\operatorname{MEDS-167717}$ | 2039              | 30 3 | 30 | 30          | 6    | 112   | 66   | 167717               | 165464        |
| N         | ew Parameter Se              | ets May 2024 (sig | gnat | ur | e bytes     | wi   | th se | ed t | tree) <sup>8</sup> : |               |
| Level I   |                              | 4093              | 26 2 | 25 | 25          | 2    | 144   | 48   | 21595                | 5456          |
| Level III |                              | 4093              | 35 3 | 34 | 34          | 2    | 208   | 75   | 55520                | 10786         |
| Level V   |                              | 4093              | 45 4 | 14 | 44          | 2    | 272   | .03  | 122000               | 21052         |

slightly by solving linear systems to obtain the first two rows of the  $\mathbf{G}_i$ , i>0 as well known, constant vectors.) The public key of MEDS consists of the seed for randomly generating  $\mathbf{G}_0 \in \mathbb{F}_q^{k \times mn}$  and s-1 matrices  $\mathbf{G}_1, \dots, \mathbf{G}_{s-1} \in \mathbb{F}_q^{k \times mn}$ . The secret key of s-1 pairs of invertible matrices  $(\mathbf{A}_1^{-1}, \mathbf{B}_1^{-1}), \dots, (\mathbf{A}_{s-1}^{-1}, \mathbf{B}_{s-1}^{-1}) \in \mathbb{F}_q^{m \times m} \times \mathbb{F}_q^{n \times n}$ .

MEDS signing. During signing, the signer commits to t matrices  $\tilde{\mathbf{G}}_i \in \mathbb{F}_q^{k \times mn}$ ,  $i \in \{0,\dots,t-1\}$  using t maps of pairs of random invertible matrices  $(\tilde{\mathbf{A}}_0,\tilde{\mathbf{B}}_0),\dots,(\tilde{\mathbf{A}}_{t-1},\tilde{\mathbf{B}}_{t-1}) \in \mathbb{F}_q^{m \times m} \times \mathbb{F}_q^{n \times n}$  such that  $\tilde{\mathbf{G}}_i = \mathsf{SF}(\pi_{\tilde{\mathbf{A}}_i,\tilde{\mathbf{B}}_i}(\tilde{\mathbf{G}}_0)), \ i \in \{0,\dots,t-1\}.$  The signer then hashes the  $\tilde{\mathbf{G}}_i$  to the commitment hash d and parses d to the challenge vector  $h_0,\dots,h_{t-1}$  of weight w with  $h_i \in \{0,s-1\}$ . The signature finally is composed by providing the commitment hash d as well as the seeds  $\tilde{\mathbf{A}}_i$  and  $\tilde{\mathbf{B}}_i$  for all i where  $h_i = 0$  and  $\mu_i = \tilde{\mathbf{A}}_i \cdot \mathbf{A}_{h_i}^{-1}$  and  $\nu_i = \mathbf{A}_{h_i}^{-1} \cdot \tilde{\mathbf{B}}_i$  for all i where  $h_i > 0$ .

MEDS verification. For verification, the verifier parses the challenge vector  $h_0, \ldots, h_{t-1}$  from the commitment hash d. The verifier then computes  $\hat{\mathbf{G}}_i \in \mathbb{F}_q^{k \times mn}$ ,  $i \in \{0, \ldots, t-1\}$  as  $\hat{\mathbf{G}}_i = \mathsf{SF}(\pi_{\mu_i,\nu_i}(\mathbf{G}_{h_i}))$ , where the matrices  $\mu_i = \tilde{\mathbf{A}}_i$  and  $\nu_i = \tilde{\mathbf{B}}_i$  are regenerated from the seed-tree seeds for all i with  $h_i = 0$ , and  $\mu_i = \tilde{\mathbf{A}}_i \cdot \mathbf{A}_{h_i}^{-1}$  and  $\nu_i = \mathbf{A}_{h_i}^{-1} \cdot \tilde{\mathbf{B}}_i$  are parsed from the signature for all i with  $h_i > 0$ . If the hash of the  $\hat{\mathbf{G}}_i$  equals the commitment hash d, the verification is successful.

Cost. The most expensive sub-operations in MEDS are SF with a cost of  $O(mnk^2)$  finite field operations for performing Gaussian elimination on a matrix of size  $k \times mn$  and  $\pi$  with a cost of  $O(kmn^2 + km^2n)$  for performing k matrix products of sizes  $\mathbb{F}_q^{m \times m}$  times  $\mathbb{F}_q^{m \times n}$  times  $\mathbb{F}_q^{m \times n}$ . Hence, the computational cost of SF and  $\pi$  is quartic in the security parameters with  $k \approx m \approx n$ .

For key generation, we need to compute SF and  $\pi$  each only s times, where  $s \in \{4,5,6\}$  — but for signing and verification, we need to perform these costly operations t times with  $t \in \{112,160,192,608,1152\}$ . Therefore, signing and verification are 18.6 to 288 times more expensive than key generation and hence benefit the most from hardware acceleration. Since verification performs almost the same computations as signing with only little difference in the control flow, we combine both operations in a single design, sharing as many resources between these operations as possible.

### 3 Unified MEDS Design

We call our hardware design of MEDS a unified design, since it:

1. Combines both the MEDS signing and verification operations into a single design,

and it provides

2. Joint support for all parameter sets selectable at runtime,

while sharing hardware resources between both operations and all parameter sets as much as possible.

Algorithm 1 and Algorithm 2 show the signing and verification operations in detail [CNP<sup>+</sup>23a, Algorithms 11 and 12]. The inputs to the signing operation are the secret key sk and the message msg that needs to be signed. The inputs to the verify operation are the public key pk and the signed message to be verified.

MEDS signing in detail. During signing, line 1 to line 10 in Algorithm 1 parse the seed of public matrix  $\mathbf{G}_0 \in \mathbb{F}_q^{k \times mn}$  and the s pairs of secret matrices  $\mathbf{A}_i^{-1} \in \mathbb{F}_q^{m \times m}$  and  $\mathbf{B}_i^{-1} \in \mathbb{F}_q^{n \times n}$ ,  $0 \leq i \leq s-1$ , from the secret key sk. The function ExpandSystMat generates  $\mathbf{G}_0$  from the seed  $\sigma_{\mathbf{G}_0}$  (stored in the secret key) and the function Decompress converts the packed byte-representation of the matrices in the secret key to  $\mathbf{A}_i^{-1}$  and  $\mathbf{B}_i^{-1}$ .

Line 12 initializes the root seed  $\rho$  and the salt  $\alpha$  of the seed tree from the random seed  $\delta$  (obtained by calling Randombytes in line 11) using the extendible output function XOF based on SHAKE256. (XOF takes the seed  $\delta$  and the required output lengths  $\ell_{\text{tree\_seed}}$  and  $\ell_{\text{salt}}$  as input and returns a tuple of  $\ell_{\text{tree\_seed}}$  and  $\ell_{\text{salt}}$  bytes used as seeds  $\rho$  and  $\alpha$ .)  $\rho$  and  $\alpha$  are input to the SeedTree function in line 13 that generates the t leaf seeds of the seed tree.

The commitments  $\tilde{\mathbf{G}}_i$ ,  $0 \leq i \leq t-1$ , are computed in the for-loop over i from line 15 to line 18. The matrices  $\tilde{\mathbf{A}}_i \in \mathbb{F}_q^{m \times m}$  and  $\tilde{\mathbf{B}}_i \in \mathbb{F}_q^{n \times n}$  are generated using the function ExpandInvMat from seeds  $\sigma_{\tilde{\mathbf{A}}}$  and  $\sigma_{\tilde{\mathbf{B}}}$  (which are obtained by adding salt and address to the leaf seed  $\sigma_i$  of the seed tree as multi-target attack countermeasure). The map  $\pi$  is computed in line 19 and the final  $\tilde{\mathbf{G}}_i$  as the systematic form using the function SF in line 20. With some low probability (see Section 4.4), the systemization in line 20 might fail. In that case, the process for the affected iteration i needs to be repeated starting in line 15.

Once the  $\tilde{\mathbf{G}}_i$ ,  $0 \leq i \leq t-1$  have been computed, they are hashed together with the message msg into the commitment hash d in line 23. This hash d is then parsed into the weight-w vector  $(h_0, \ldots, h_{t-1}) \in \{0, \ldots, s-1\}^t$  using function ParseHash in line 24.

Then, the responses for the cases of  $h_i \neq 0$  are computed in the loop from line 26 to line 31 by computing  $\mu_i = \tilde{\mathbf{A}}_i \cdot \mathbf{A}_{h_i}^{-1}$  and  $\nu_i = \mathbf{B}_{\mathbf{h_i}}^{-1} \cdot \tilde{\mathbf{B}}_i$  and by storing them as packed bytes using the function Compress. Finally, the path in the seed tree is constructed from  $h_0, \ldots, h_{t-1}$  using the function ParseHash and the signed message  $\mathsf{msg}_{\mathsf{sig}}$  is returned as the w matrices  $\mu_i$  and  $\nu_i$  for  $h_i \neq 0$  compressed to packed byte strings  $v_0, \ldots, v_{w-1}$ , the seed tree path p, the commitment hash d, the salt  $\alpha$ , and the message  $\mathsf{msg}$ .

MEDS verify in detail. For verification, line 1 to line 6 in Algorithm 2 re-generate  $\mathbf{G}_0$  from its seed (line 2) and parse the public key matrices  $\mathbf{G}_i \in \mathbb{F}_q^{k \times mn}$ ,  $1 \leq i \leq s-1$ , from the public key pk. Line 7 and line 8 parse the seed tree path p, commitment hash d, the salt  $\alpha$ , and the message msg from the signed message msg<sub>sig</sub>. The commitment hash d is then parsed into the challenge string  $h_0, \ldots, h_{t-1}$  and the seeds  $\{\sigma_i \mid 0 \leq i \leq t-1, h_i=0\}$  are recovered from the partial seed tree.

The commitments  $\hat{\mathbf{G}}_i$ ,  $0 \le i \le t-1$ , are then recovered in the for-loop over i from line 12 to line 27. If  $h_i = 0$ , the matrices  $\mu_i \in \mathbb{F}_q^{m \times m}$  and  $\nu_i \in \mathbb{F}_q^{n \times n}$  are re-generated from seeds derived from  $\sigma_i$  (which are obtained by adding salt and address; if  $h_i > 0$ , they are parsed from the signature  $\mathsf{msg}_{\mathsf{sig}}$ . The map  $\pi$  is computed in line 24 and the final  $\hat{\mathbf{G}}_i$  as the systematic form using the function SF in line 25.

Finally, the matrices  $\hat{\mathbf{G}}_i$ ,  $0 \leq i \leq t-1$  are serialized and hashed together with the message msg to recompute the commitment hash d' in line 28. If d = d', the signature verified successfully and the message msg is returned in line 30. Otherwise, verification has failed and an error is returned in line 32.

Comparing the main loop in line 14 to line 22 in Algorithm 1 with the main loop in line 12 to line 27 in Algorithm 2 shows that the main operations of obtaining invertible matrices, applying the  $\pi$  and SF operations, and computing a commitment hash are structurally identical. Hence, in our combined design, resources for performing these computations can be shared efficiently between the sign and the verify operation with little control overhead.

#### 3.1 Top-down Overview of Our MEDS Hardware Design

Figure 1 shows the operation flow of our combined hardware implementation. Data flow unique to the sign operation is shown in red and unique to the verify operation in blue. First, both operations expand  $G_0$  from seed  $\sigma_{G_0}$ , which is parsed from sk or pk respectively, using the module ExpandSystMat.

Signature generation starts with the generation of the seed  $\delta$  of length  $\ell_{\mathsf{sec\_seed}}$  from a randomness source. We assume that the seed  $\delta$  will be initialized by a top-level hardware module, e.g., by interfacing to a True Random Number Generator (TRNG) or by implementing the NIST Known Answer Test (KAT)



Fig. 1: Overview of the operational flow of our combined sign and verify module, red lines for sign only, blue lines for verify only.

Pseudo Random Number Generator (PRNG). The seed  $\delta$  is then expanded using the module XOF to the root seed  $\rho$  of length  $\ell_{\text{tree\_seed}}$  of the seed tree and a salt  $\alpha$  of length  $\ell_{\text{salt}}$ . In our hardware design, we accomplish this again using a SHAKE256 module via a XOF wrapper. Then the next step is the seed tree generation using the root seed  $\rho$  and the salt  $\alpha$  with the SeedTree module. Verification instead parses the hash and then generates the partial seed tree from the seed tree path in the signature. We implement these operations in the modules ParseHash and PathToSeedTree.

For the main loop in sign and verify we need to expand the seeds  $\sigma_i$  from the seed tree leaves into seeds  $\sigma_{\tilde{\mathbf{A}}_i}$  and  $\sigma_{\tilde{\mathbf{B}}_i}$  and expand these seeds to  $\tilde{\mathbf{A}}_i$  and  $\tilde{\mathbf{B}}_i$  (i.e.,  $\mu_i$  and  $\nu_i$  respectively for verify) using a ExpandInvMat module. For signing, we store each  $\sigma_i$  in a memory which is later used to recompute  $\sigma_{\tilde{\mathbf{A}}_i}$  and  $\sigma_{\tilde{\mathbf{B}}_i}$  and then expand these seeds to  $\tilde{\mathbf{A}}_i$  and  $\tilde{\mathbf{B}}_i$  for computation of  $\mu_i$  and  $\nu_i$ . (Expanding the seeds is skipped in verify for  $h_i > 0$  when instead  $\mu_i$  and  $\nu_i$  are parsed from the signature. In this case, we use the systemizer in the ExpandInvMat module to verify that  $\mu_i$  and  $\nu_i$  are invertible.) We then feed the matrices into a Pi module together with the matrix  $\mathbf{G}_0$ , compute the systematic form  $\tilde{\mathbf{G}}_i$  of the result using the module SF. We pull the absorb-function of the hash function H into the loop to avoid the need to store all  $\tilde{\mathbf{G}}_i$ . We will describe the implementation of this loop in detail in Section 4.10.

The steps after the main loop are different for sign and verify. For sign, we also absorb the message msg into the hash state and finalize H to obtain the challenge vector. Then, to compute the final loop, we recompute  $\sigma_{\tilde{\mathbf{A}}_i}$  and  $\sigma_{\tilde{\mathbf{B}}_i}$  using  $\sigma_i$ , and then expand them to generate  $\tilde{\mathbf{A}}_i$  and  $\tilde{\mathbf{B}}_i$  for the computation of  $\mu_i$  and  $\nu_i$  using a matrix-matrix multiplication module. Eventually, we compute the seed tree path for the signature using SeedTreeToPath. For verify, we only need to check that d=d' and set the return value of the module correspondingly.

Therefore, we implement the hardware modules ExpandSystMat, SHAKE256, XOF, SeedTree, ExpandInvMat, Pi, SF, CompressH, ParseHash, MatMul, and a combined module for PathToSeedTree and SeedTreeToPath in our hardware design. The modules are also listed in Figure 1, except for SHAKE256 that is used internally by other modules.

#### 3.2 Joint Security Parameter Design

One of the main questions we want to investigate in this work is the hardware overhead of supporting several prime fields for different security parameter sets selectable at runtime in one joint hardware design. For modules that require both 11-bit arithmetic in  $\mathbb{F}_{2039}$  and 12-bit arithmetic in  $\mathbb{F}_{4093}$ , we are using an input signal i\_sel\_4093 that is pulled high for  $\mathbb{F}_{4093}$  and low for  $\mathbb{F}_{2039}$ . The bus width for field elements is set to 12 bit for the joint design, with the most significant bit set to zero when  $\mathbb{F}_{2039}$  is being selected. Therefore, the cost for memory storing field elements is defined by the larger field in the joint design. A similar design approach of constructing field arithmetic modules capable of operating over two distinct prime fields was adopted in [AMI+23,MR24], where the authors integrated CRYSTALS-Kyber (which operates over a 12-bit prime field polynomial coefficients) and CRYSTALS-Dilithium (which utilizes a 23-bit prime field polynomial coefficients). In contrast, MEDS features prime fields that differ by only a single bit, enabling support for multiple fields with minimal overhead.

If the Verilog code is synthesised for one specific field only, we are fixing i\_sel\_4093 to constant 0 or 1 respectively so that the optimization step during synthesis can remove unnecessary logic automatically. This enables us to get precised resource estimates for hardware designs supporting only one respective field and for the joint design with otherwise identical logic.

The remaining security parameters besides the prime field are matrix dimensions n, m, and k, the number s of pk matrices, as well as t and s for the challenge vector. All these other parameters mostly affect the upper limit of loops and can easily be selected using multiplexers at runtime at little resource overhead. We pre-compute related pre-defined constant values (e.g., counter widths) and provide them as macros and module parameters during synthesis (and simulation).

#### 4 Implementation

For the description of our implementation of the MEDS signature scheme, we take a bottom-up approach. The different buildong blocks and sub-modules are described in the following including finite field arithmetic, matrix operations, hashing and seed expansion, the seed tree and eventually — the complete sign and verify module.

#### 4.1 Finite Field Arithmetic

As described in specified in Section 2.2, all underlying arithmetic operations multiplication, addition, and inversion in the MEDS signature scheme are performed in the prime field  $\mathbb{F}_q$  where q is either the 11-bit prime  $2039 = 2^{11} - 9$  or

|                              |                     |       | Resc  | ources | ;      |        |       |       |                                      |
|------------------------------|---------------------|-------|-------|--------|--------|--------|-------|-------|--------------------------------------|
| Operation                    | Field               | Area  |       | Memory |        | Cycles | Freq. | Time  | $\mathbf{Time}{\times}\mathbf{Area}$ |
|                              |                     | (LUT) | (DSP) | (FF)   | (BRAM) | (cyc.) | (MHz) | (us)  |                                      |
|                              | $\mathbb{F}_{2039}$ | 27    | 0     | 23     | _      | 1      | 244   | 0.004 | $0.110 \times 10^{3}$                |
| Addition                     | $\mathbb{F}_{4093}$ | 28    | 0     | 25     | _      | 1      | 221   | 0.005 | $0.127 \times 10^{3}$                |
|                              | Joint               | 33    | 0     | 25     |        | 1      | 201   | 0.005 | $0.164\times10^3$                    |
|                              | $\mathbb{F}_{2039}$ | 30    | 1     | 40     | _      | 4      | 361   | 0.011 | $0.333 \times 10^{3}$                |
| Multiplication               | $\mathbb{F}_{4093}$ | 44    | 1     | 41     | _      | 4      | 357   | 0.011 | $0.494 \times 10^{3}$                |
| -                            | Joint               | 46    | 1     | 45     |        | 4      | 343   | 0.012 | $0.536\times10^3$                    |
|                              | $\mathbb{F}_{2039}$ | 0     | 0     | 1      | 1.0    | 1      | 392   | 0.003 | _                                    |
| $\mathbf{Inverse}^{\dagger}$ | $\mathbb{F}_{4093}$ | 0     | 0     | 1      | 1.5    | 1      | 392   | 0.003 | _                                    |
|                              | Joint               | 12    | 0     | 1      | 2.5    | 1      | 269   | 0.004 | $0.045 \times 10^{3}$                |

Table 2: Resource consumption and performance of the  $\mathbb{F}_q$  arithmetic functions targeting an Xilinx Artix 7 (xc7a200t) FPGA.  $^{\dagger}2\times$  in parallel.

the 12-bit prime  $4093 = 2^{12} - 3$ . We implement these operations as integer arithmetic modulo the prime q as described in the following subsections. An overview of the resource consumption and performance for each module is provided in Table 2.

Modular Addition. To perform modular additions, we use traditional carry-based integer adders followed by modular reduction. As the size of the field elements is small (11 or 12 bit), there is no need for any specialized technique to optimize the carry-based adders. For performing the modular reduction after the integer addition, we use multiplexer-based logic: Our modular reduction unit checks if the output is larger than the modulus q and if so, it subtracts the modulus from the output. Our modular addition unit consist of only one register stage between the addition and the reduction unit and has a input-independent latency of one clock cycle.

For the joint design, depending on the input signal i\_sel\_4093, either 2039 or 4093 is selected in the reduction via a multiplexer to be subtracted from the temporary result. Since the two-complements of 2039 and 4093 only differ in two positions, this selector only affects two bits and most bits remain constant and can be absorbed into the logic during optimization in the design synthesis. However, since carries depend on input data in the joint design, the subtraction requires slightly more logic than the entirely constant operands for the  $\mathbb{F}_{2039}$  and  $\mathbb{F}_{4093}$  designs. Supporting two prime fields in the joint design comes at only moderate additional cost (see Table 2): Overall, the joint design requires 33 LUTs and 25 registers while the  $\mathbb{F}_{2039}$  design requires 27 LUTs and 23 registers and the  $\mathbb{F}_{4093}$  design requires 28 LUTs and 25 registers.

Modular Multiplication. Since the size of each element in  $\mathbb{F}_q$  is 11 or 12 bits, we can use the DSPs available on the target FPGA (AMD Artix 7 xc7a200t-3) to perform integer multiplication followed by full reduction. Using the DSPs helps to avoid long critical paths in the FPGA design. For modular reduction

after integer multiplication, we design a specific modular reduction unit targeting the q value. As q is in a pseudo-Mersenne form  $(q=2^{11}-9=2039)$  or  $q=2^{12}-3=4093$ , we use the folding technique to perform the modular reduction [HGG07]. As the size of the multiplied output is up to  $2\lceil \log_2(q) \rceil$  bits (i.e., 22 resp. 24 bits), we take the most-significant  $\lceil \log_2(q) \rceil$  bits (i.e., 11 resp. 12 bits), of the output, multiply them by  $2\lceil \log_2(q) \rceil - q$  (i.e.,  $9=1001_b$  or  $3=11_b$ —since the binary representation of the factor is sparse, we simple shift-and-add instead of multiplying), and add this to the least significant  $\lceil \log_2(q) \rceil$  bits (i.e., 11 resp. 12 bits). As the result of the addition may have more than  $\lceil \log_2(q) \rceil$  bits, we repeat this folding process until all most-significant bits are folded and until there is no more carry generated from addition after folding. Eventually, we use a multiplexer at the intermediate folded result r to identify corner cases  $r \ge q$  and in case we detect one of these cases, we subtract the modulus q from r.

As for addition, many computations in the joint design are the same for both fields. The only difference in the folding reduction step is that for q=2039 we need to shift the top bits by 9 and for q=4093 by 3, which only requires a multiplexer. Also the final conditional subtraction just requires a multiplexer to select the prime similar to addition. Hence, the resource overhead of supporting both primes is low: The joint design requires 46 LUT and 45 registers, the  $\mathbb{F}_{2039}$  design 30 LUT and 40 registers, and the  $\mathbb{F}_{4093}$  design 44 LUT and 41 registers. The maximum frequency is similar but lowest for the joint design.

The input-independent latency for our modular multiplication unit for all variants is four clock cycles. One register is placed after the multiplication unit followed by two registers to pipeline the reduction unit efficiently to reduce the overall critical path. The output is not registered by default.

Modular Multiply-and-Add. We also provide a dedicated module for  $\mathbb{F}_q$  multiply-and-add, which accepts three inputs  $a,b,c\in\mathbb{F}_q$  and computes  $a\cdot b+c$ . As for  $\mathbb{F}_q$  multiplication, we are using a DSP, now exploiting its multiply-and-add capabilities to include the addition without incurring additional logic cost. The only extra resource requirements compared to modular multiplication are for flip-flops to register the additional operand. The reduction step is performed in the same manner as described above for modular multiplication. Since the resource cost for this operation is equivalent to that of multiplication, it is not separately shown in Table 2.

Modular Inversion. This operation is mostly required for matrix systemization (described in detail in Section 4.4). To perform that computation efficiently, we require low-latency field inversion. To achieve this and since the size of the finite field  $\mathbb{F}_q$  with 11 and 12 bits is relatively small, we decided not to use expensive, high-latency inversion algorithms like the extended Euclidean algorithm, Fermat's little theorem or Montgomery inversion for our modular inversion module. Instead, we trade computation for memory and precompute the inverse of all elements in  $\mathbb{F}_q$  at compile time and store them as look-up table in Block RAM (BRAM). Hence, we have a input-independent latency of only one clock-cycle for performing modular inversion. To use the memory resources as efficiently as

possible, we are exploiting the dual-ported interface of the BRAM to perform two independent inversions in parallel, hence halving the effective resource cost.

The joint design for this operation provides look-up tables for both primes and some additional logic for selecting the output of the requested field. The resource requirements are shown on Table 2.

Summary. The resource evaluation in Table 2 demonstrates that hardware support for multiple fields does not impose a significant cost, provided the fields are "related," meaning they share the same reduction algorithm. Similar works that support two distinct prime fields [AMI+23,MR24] do not present a fine-grained analysis of the overhead introduced at the modular arithmetic level due to dual-field support; instead, they primarily emphasize the associated overhead at the level of polynomial multiplication units. In our reduction module, when employing the folding technique, efficient resource sharing can be achieved under the condition that the primes have a low Hamming distance. Consequently, supporting different prime fields in hardware is not prohibitively resource-intensive if the fields are selected carefully. This can make using different prime fields a viable design choice for cryptographic primitives when using different fields offers meaningful benefits, such as reduced signature or ciphertext sizes.

#### 4.2 SHAKE256 and XOF Interface

In the context of MEDS SHAKE-256 is used for pseudo-random seed expansion and for hashing. SHAKE-256 [Dwo15] is a variant of the Keccak family of algorithms and uses the Keccak f-1600 permutation with an 1600 bit internal state. It provides hash outputs of arbitrary lengths at 256-bit cryptographic security.







(b) Design of the XOF interface module.

Fig. 2: Hardware designs of the SHAKE256 and XOF interface modules.

Our SHAKE256 module is built on a round-based Keccak implementation with additional auxiliary circuits (buffers) as shown in Figure 2a. 64 bit wide input words are concatenated to produce a sequence of 1600 bits, which is input to the KeccakTop module. After 24 rounds of permutations, the output sequence of 1600-bits is returned as a sequence of 64 bit words to the SHAKE256. The

|                                                                          |                    |             | esources                |                  |                                                                 |                            |
|--------------------------------------------------------------------------|--------------------|-------------|-------------------------|------------------|-----------------------------------------------------------------|----------------------------|
| Module                                                                   | (LUT)              | Area (DSP)  | (FF)                    | Memory<br>(BRAM) | $\begin{array}{c} \textbf{Cycles} \\ \text{(cyc.)} \end{array}$ | Freq. $(MHz)$              |
| SHAKE-256 (Ours)<br>SHAKE-256 [Saa24]<br>SHAKE-256 [DXN <sup>+</sup> 23] | 4468 $5443$ $4797$ | 0<br>0<br>0 | 2 708<br>2 445<br>1 845 | 0<br>0<br>0      | 24<br>24<br>74                                                  | 226.30<br>100.00<br>166.00 |

[Saa24] constrained to 100 MHz, maximum frequency not reported.

Table 3: Synthesis results of our SHAKE-256 module targeting Artix 7 (xc7a200t) FPGA.

KeccakTop module has a buffer for storing the round constants (RC) and a multiplexer for switching between the initial and round-based inputs, as depicted in Figure 2a.

Table 3 shows the synthesis results of the SHAKE256 module. Compared to prior work in [Saa24] and [DXN $^+$ 23], we report the highest maximum frequency (though [Saa24] is constrained to 100 MHz) at lower LUT usage but larger FF consumption at the same 24 cycles latency as [Saa24] as opposed to 74 cycles latency of [DXN $^+$ 23]. Therefore, our design is quite competitive and provides an interesting trade-off between memory (FF) and overall wall clock time (due to the high frequency).

XOF Interface. The SHAKE256 module is also used as eXtendible Output Function (XOF) to generate pseudo-random data. We provide an XOF interface module as wrapper around the SHAKE256 module. Figure 2b shows the XOF interface module connected to the SHAKE256 module. There are two main functions in this module, to generate bit streams (e.g., for seeds) and to generate  $\mathbb{F}_q$  field elements. The bit stream output is returned as sequence of 64 bit words through the dout\_xof port and  $\mathbb{F}_q$  output is returned via the dout\_mat output port with a width of  $\lceil \log_2(q) \rceil$  bits, i.e., 11 bits NIST Level V parameter sets and 12 bits width for the other levels (see Table 1).

In total, there are three modes of operation supported by this module:

- The ExpandInvMat mode generates a matrix  $\mathbf{M} \in \mathbb{F}_q^{d \times d}$  from a seed input. The modes returns rejection-sampled  $\mathbb{F}_q$  elements one by one through the dout\_mat port in row-major order.
- The ExpandSysMat mode is used to generate matrices with k rows and mn columns in systematic form, i.e.,  $\mathbf{G}_0 \in \mathbb{F}_q^{k \times mn}$ , from an input seed ( $\sigma_{\mathbf{G}_0}$ . In this mode, elements of the matrix are provided through the dout\_mat port one by one in row-major order including the identity matrix at the left of  $\mathbf{G}_0$ .
- The XOF mode operates as XOF with any desired output length indicated by input i\_dout\_length (1 bytes to  $2^{16} 1$  bytes output length).

The XOF interface module only adds a small resource overhead of about 150 LUT and about 130 registers to the SHAKE256 module.

### 4.3 Matrix Multiplication

Matrix multiplication is one of the most used operations in the MEDS It is used in the  $\pi$  operation and for computing the  $\mu_i$  and  $\nu_i$  during signing. Consequently, we take care to design an efficient matrix multiplication unit that is parameterizable at compile time to enable performance trade-offs. As mentioned in Section 3.1, matrices in MEDS are specified to be sampled in row-wise order.

The general task of this module is to compute  $C = A \cdot B$  for matrices  $\mathbf{A} \in \mathbb{F}_q^{d_1 \times d_2}$ ,  $\mathbf{B} \in \mathbb{F}_q^{d_2 \times d_3}$ , and  $\mathbf{C} \in \mathbb{F}_q^{d_1 \times d_3}$  for some matrix dimensions  $d_1$ ,  $d_2$ , and  $d_3$ . Instead of traditional schoolbook matrix multiplication with limited parallelism, we are using a vector-based approach similar to standard SIMD techniques in our matrix multiplication design. Asymptotically more efficient matrix multiplication algorithms do not apply to MEDS due to the relatively small matrix dimensions. We start with multiplying all first column elements  $\mathbf{A}[i;0]$  from matrix  $\mathbf{A}$  with all first column-block elements  $\mathbf{B}[i;0,p_{\mathrm{mm}}-1]$  of matrix **B**, generating a temporary sum  $\mathbf{C}'[i; 0, p_{\text{mm}} - 1]$ . We store these temporary sums in the corresponding location of the result buffer of C in a BRAM. We then multiply all first column elements A[i; 0] from matrix A with all second column-block elements  $\mathbf{B}[i; p_{\text{mm}}, 2p_{\text{mm}} - 1]$  of the matrix  $\mathbf{B}$  and store these temporary sums  $\mathbf{C}'[i; p_{\text{mm}}, 2p_{\text{mm}} - 1]$  in the result buffer. We continue iterating over the first column elements A[i;0] until we processed all column-block elements  $\mathbf{B}[i; jp_{\mathrm{mm}}, (j+1)p_{\mathrm{mm}}-1]$ . We then move on to the second column elements  $\mathbf{A}[i; 1]$ of matrix **A** and repeat the process of iterating over words  $\mathbf{B}[i; 0, p_{\text{mm}} - 1]$  of matrix **B** while adding the result to the temporary sum  $\mathbf{C}'[i; 0, p_{mm} - 1]$  that is stored in the result buffer. We repeat this process until we have multiplied all columns of matrix A with all row blocks of matrix B to accumulate the final result C.

This approach allows us to take advantage of the pipelining of the  $\mathbb{F}_q$  multiplier and also allows us to perform single-element additions in each iteration. This design also allows us to stream the inputs to the multiplication unit and to make best use of all pipelining registers. The latency  $l_{\rm mm}$  of our matrix multiplication unit can be computed from the matrix dimensions  $d_1$ ,  $d_2$ , and  $d_3$ , the number of pipeline stages  $l_{\rm mmpipe}$ , and the performance parameter  $p_{\rm mm}$  (i.e., the column-block width) with the following formula:

$$l_{\mathrm{mm}}(d_1,d_2,d_3) = l_{\mathrm{mmpipe}} + \frac{d_1 \cdot d_2 \cdot d_3}{p_{\mathrm{mm}}}.$$

Based on which column from matrix  $\mathbf{A}$  is being processed and since the matrices are stored in a column-block format, the element from matrix  $\mathbf{A}$  is chosen from the memory word that stores the desired column using a variable shifter as shown in Figure 4. For matrix  $\mathbf{B}$ , the memory addresses are accessed sequentially and complete memory words are being processed, i.e., multiplied by a scalar from matrix  $\mathbf{A}$  and added to a column-block memory word from matrix  $\mathbf{C}$ .

Performance and resource demands for the different parameter sets and design variants are shown in Table 4. Since the arithmetic latencies of the field-specific variants and the joint design are identical, the number of cycles depends

Table 4: Comparison of the time and area for our Matrix Multiplication module targeting Xilinx Artix 7 (xc7a200t) FPGA.

|                         |          |       |             | Resources   |         |                 |               |             |              |                    |
|-------------------------|----------|-------|-------------|-------------|---------|-----------------|---------------|-------------|--------------|--------------------|
| $d_1, d_2, d_3$         | $p_{mm}$ | q     | Ar<br>(LUT) | ea<br>(DSP) | (FF)    | emory<br>(BRAM) | Cycles (cyc.) | Freq. (MHz) | Time<br>(us) | $Time \times Area$ |
|                         |          |       |             | Param       | eter-se | t specific o    | designs:      |             |              |                    |
| 14, 14, 14              | 2        | 4093  | 279         | 2           | 197     | 0.5             | 1380          | 218         | 6.34         | $2 \times 10^3$    |
| 22,22,22                | 2        | 4093  | 294         | 2           | 206     | 0.5             | 5332          | 218         | 24.50        | $7 \times 10^3$    |
| 30, 30, 30              | 2        | 2039  | 298         | 2           | 206     | 0.5             | 13508         | 195         | 69.20        | $21 \times 10^{3}$ |
| 14, 14, 14              | 4        | 4093  | 383         | 4           | 317     | 1.0             | 792           | 218         | 3.64         | $1 \times 10^3$    |
| 22,22,22                | 4        | 4093  | 396         | 4           | 332     | 1.0             | 2912          | 218         | 13.38        | $5 \times 10^3$    |
| 30, 30, 30              | 4        | 2039  | 387         | 4           | 320     | 1.0             | 7208          | 218         | 33.11        | $13 \times 10^{3}$ |
| 14, 14, 14              | 8        | 4 093 | 598         | 8           | 565     | 1.5             | 400           | 218         | 1.84         | $1 \times 10^3$    |
| 22,22,22                | 8        | 4093  | 625         | 8           | 580     | 1.5             | 1460          | 199         | 7.32         | $5 \times 10^3$    |
| 30, 30, 30              | 8        | 2039  | 606         | 8           | 556     | 1.5             | 3608          | 199         | 18.09        | $11 \times 10^{3}$ |
|                         |          |       |             |             | Joint   | designs:        |               |             |              |                    |
| 14, 14, 14              |          |       |             |             |         |                 | 1380          |             | 6.93         | $2 \times 10^3$    |
| 22, 22, 22              | 2        | both  | 335         | 2           | 220     | 0.5             | 5332          | 199         | 26.79        | $9 \times 10^{3}$  |
| 30, 30, 30              |          |       |             |             |         |                 | 13508         |             | 67.88        | $23 \times 10^3$   |
| $\overline{14, 14, 14}$ |          |       |             |             |         |                 | 792           |             | 3.65         | $2 \times 10^{3}$  |
| 22, 22, 22              | 4        | both  | 460         | 4           | 348     | 1.0             | 2912          | 217         | 13.42        | $6 \times 10^3$    |
| 30, 30, 30              |          |       |             |             |         |                 | 7208          |             | 33.23        | $15 \times 10^3$   |
| $\overline{14, 14, 14}$ |          |       |             |             |         |                 | 400           |             | 2.04         | $2 \times 10^{3}$  |
| 22, 22, 22              | 8        | both  | 753         | 8           | 612     | 1.5             | 1460          | 196         | 7.43         | $6 \times 10^3$    |
| 30, 30, 30              |          |       |             |             |         |                 | 3608          |             | 18.36        | $14 \times 10^3$   |

only on the matrix dimensions  $d_1$ ,  $d_2$ , and  $d_3$  as well as the degree of parallelization  $p_{\rm mm}$ . The maximum frequency is in about the same range for all cases with about 10% variance. The joint design, however, requires more computational logic resources for the joint field arithmetic (see Section 4.1) and for supporting different matrix dimensions in the same design.

The result  $\bf C$  of the matrix multiplication is stored in BRAM. The BRAM components in Xilinx Artix 7 are dual-ported with a size of 18 kbit and 36 kbit. The smaller variant is counted as "0.5 BRAM". The word widths are 18 bit and 36 bit respectively, which can be doubled by using both ports. The total sortage capacity of one 0.5 BRAM is sufficient to store the largest matrix variant, which requires  $30 \cdot 30 \cdot 12 = 10.8$  kbit of storage. However, since the maxium BRAM word with when using both ports is 36 bit respective 72 bit, we require one 0.5 BRAM for  $p_{\rm mm} = 4$  to access a word width of  $2 \cdot 12$  bit = 24 bit (respective  $2 \cdot 11$  bit = 22 bit), one full BRAM for  $p_{\rm mm} = 4$  to access a word width of  $4 \cdot 12$  bit = 48 bit (respective  $4 \cdot 11$  bit = 44 bit) and 1.5 BRAMs for  $p_{\rm mm} = 4$ .

#### 4.4 Matrix Systemization

Our hardware design for matrix systemization follows the state-of-the art such as [SWM<sup>+</sup>10,WSN16,WSN17,CCD<sup>+</sup>22,ZZC<sup>+</sup>23,BCH<sup>+</sup>23]: We are using a proces-

Table 5: Comparison of the time and area for our Systemizer module targeting Xilinx Artix 7 (xc7a200t) FPGA.

| Resources                                                                                    |          |       |           |        |         | 1               |               |             |              |                     |
|----------------------------------------------------------------------------------------------|----------|-------|-----------|--------|---------|-----------------|---------------|-------------|--------------|---------------------|
| $\begin{array}{c} \mathbf{Matrix\ Size} \\ \mathbf{rows} {\times} \mathbf{cols} \end{array}$ | $p_{mm}$ | q     | Are (LUT) |        |         | emory<br>(BRAM) | Cycles (cyc.) | Freq. (MHz) | Time<br>(us) | $Time \times Area$  |
|                                                                                              |          |       | Pa        | aramet | ter-set | specific d      | lesigns:      |             |              |                     |
| $14 \times 196$                                                                              | 2        | 4093  | 943       | 6      | 1076    | 1.5             | 9345          | 185         | 50.52        | $48 \times 10^3$    |
| $22 \times 484$                                                                              | 2        | 4093  | 1067      | 6      | 1334    | 1.5             | 57393         | 177         | 324.21       | $346 \times 10^{3}$ |
| $30 \times 900$                                                                              | 2        | 2039  | 1178      | 6      | 1511    | 1.0             | 199393        | 199         | 1002.15      | $1181\times10^3$    |
| $14 \times 196$                                                                              | 4        | 4 093 | 2172      | 20     | 2670    | 3.0             | 2718          | 177         | 15.39        | $33 \times 10^{3}$  |
| $22 \times 484$                                                                              | 4        | 4093  | 2288      | 20     | 3155    | 3.0             | 15702         | 183         | 85.94        | $197 \times 10^{3}$ |
| $30 \times 900$                                                                              | 4        | 2039  | 2388      | 20     | 3408    | 2.0             | 53222         | 173         | 308.32       | $736 \times 10^3$   |
| $14 \times 196$                                                                              | 8        | 4 093 | 6 442     | 72     | 7 030   | 7.5             | 794           | 193         | 4.12         | $27 \times 10^{3}$  |
| $22 \times 484$                                                                              | 8        | 4093  | 6645      | 72     | 8192    | 7.5             | 4069          | 166         | 24.54        | $163 \times 10^{3}$ |
| $30 \times 900$                                                                              | 8        | 2039  | 6783      | 72     | 8939    | 5.0             | 13490         | 170         | 79.24        | $537 \times 10^{3}$ |
|                                                                                              |          |       |           |        | Joint   | designs:        |               |             |              |                     |
| $14 \times 196$                                                                              |          |       |           |        |         |                 | 9345          |             | 52.67        | $67 \times 10^3$    |
| $22 \times 484$                                                                              | 2        | both  | 1263      | 6      | 1595    | 2.5             | 57393         | 177         | 323.47       | $409 \times 10^{3}$ |
| $30 \times 900$                                                                              |          |       |           |        |         |                 | 199393        |             | 1123.78      | $1419\times10^3$    |
| $14 \times 196$                                                                              |          |       |           |        |         |                 | 2718          |             | 15.72        | $44 \times 10^{3}$  |
| $22 \times 484$                                                                              | 4        | both  | 2778      | 20     | 3685    | 5.0             | 15702         | 173         | 90.82        | $252 \times 10^{3}$ |
| $30 \times 900$                                                                              |          |       |           |        |         |                 | 53222         |             | 307.84       | $855 \times 10^3$   |
| $14 \times 196$                                                                              |          |       |           |        |         |                 | 794           |             | 4.69         | $39 \times 10^{3}$  |
| $22 \times 484$                                                                              | 8        | both  | 8333      | 72     | 9138    | 10.0            | 4069          | 169         | 24.04        | $200 \times 10^3$   |
| $30 \times 900$                                                                              |          |       |           |        |         |                 | 13490         |             | 79.71        | $664 \times 10^3$   |

sor array of a quadratic shape that processes column-blocks of the input matrix in several rounds consisting of several steps. For a detailed description of the operation of the systemizer, we refer to [CCD<sup>+</sup>22, Section 3].

The design in [BCH<sup>+</sup>23] combines matrix systemization and matrix multiplication in one design with the goal to share resources between these two operations. However, we are using a pipelined overall design to increase signing and verification performance and hence we need individual modules for matrix systemization and multiplication. Due to the pipelined overall design, all modules are under load most of the time and resources are in use in parallel — and hence do not need to be shared to achieve efficiency.

The design in [ZZC<sup>+</sup>23] reduces memory cost by streaming out parts of the systemized matrix as complete columns become available during computation without storing the entire matrix on-chip. This optimization does not apply to MEDS (except if external memory is used), since the larg  $k \times nm$  matrices  $\tilde{\mathbf{G}}_{\mathbf{i}}$  and  $\hat{\mathbf{G}}_{\mathbf{i}}$  need to be fed row-wise into the hash function.

In contrast to earlier designs aiming at the systemization of matrices over  $\mathbb{F}_2$  as they appear, e.g., in binary codes used for the code-based McEliece cryptosystem [SWM<sup>+</sup>10,WSN16,CCD<sup>+</sup>22] or matrices over binary fields as used, e.g., in code-based [WSN17] as well as multivariate cryptosystems [FG18,BCH<sup>+</sup>23], we are dealing with matrices over medium-sized prime fields, which means that we

are dealing with a longer arithmetic latency: while binary field arithmetic in earlier work has a latency of one cycle, our latencies for multiplication and addition are several cycles. This does not affect the overall process of the systemization, but we need to take the latencies into consideration to avoid race conditions during the parallel processing of that data. For example, our design needs to wait for different amounts of overhead cycles between consecutive rounds to wait for data of the previous round being written back to memory depending on the number of column blocks that are being processed in between. Depending on the size of the processor array, the arithmetic latencies add up and we quickly get an overall latency of the processor array of dozens of cycles. However, in contrast to earlier designs [WSN16,WSN17,CCD+22] we do pipeline computation between consecutive rounds as much as possible.

Similar to [BCH<sup>+</sup>23], we are not too concerned about systemization failures, which happen only very rarely for our field sizes: The probability that a random  $n \times m$  matrix  $(m \ge n)$  over a finite field  $\mathbb{F}_q$  has a systematic form is the same as that of an  $n \times n$  matrix over  $\mathbb{F}_q$  being full rank, i.e.,

$$\prod_{i=0}^{n-1} \left( 1 - \frac{1}{q^{n-i}} \right).$$

For large n and q, this probability is approximately  $1-\frac{1}{q}$ . Hence, for q=4093, we have a probability of success for the SF operation in line 20 of about 99.98% and for q=2039 of about 99.96%. In other words, we expect a failure to systemize a matrix over  $\mathbb{F}_q$  roughly every q attempts — for q=4093 we expect one failure roughly every 4093 and for q=2039 roughly every 2039 systemization attempts. Therefore, we omit some of the tweaks descried in [CCD+22]: As we do not require a mechanism to detect failure as early as possible but only at the end of systemization, we do not need store all operations that are generated in pivoting steps in-place in the data memory for later use. Instead, we can use a relatively small additional memory as in [WSN16,WSN17,BCH+23] to store the operations only of the current pivoting step, overwriting those of previous steps. Similar to these designs, we detect systemization failure at the end of the computation in the final pivoting step.

Figure 6 shows an overview of the systemizer module. We use the performance parameter  $p_{\rm sys}$  to specify the number of both rows and columns of the processor array. The number of columns corresponds to the column-block width of the corresponding BRAM that stores the matrix data. We are grouping the processor elements of each row into a vector Arithmetic Logic Units (ALUs) of width  $p_{\rm sys}$ .

Figure 6 also shows the logic of each vector unit in more detail. Each processor element in row i and column j of the processor array stores the data of its current pivoting row (if any) in registers SAR[i,j]. Each processor row receives inputs from the previous row (or from data memory) via input wires SA\_row\_in[i,j] and passes on its outputs via output wires SA\_row\_in\_next[i,j] to the next row (or back to data memory).

At the beginning of each pivoting round, the registers SAR[i,j] are empty. Once a pivot matrix row reaches the corresponding processor row, it is stored

in registers SAR[i,j]. The pivoting rows need to be normalized, which requires a scalar inversion and a scalar-vector multiplication. Later in the process, once a pivoting row has been found, incoming rows are reduced by the pivoting row, which requires a scalar multiplication and a subtraction.

Now, as mentioned before, the prime-filed arithmetic operations have a considerable latency. Since processor array operates in a pipelined fashion, the result of the normalization is already required for the next input. Overcoming the latencies of the normalization would require several buffer stages. Also, we would like to use only one vector unit computing scalar-vector multiplication and vector addition, not two for normalization and reduction.

Our solution to this problem is to delay the normalization of pivoting rows until they are read out of the processor array at the end of the corresponding step. This means that a new pivot row can be stored in SAR[i,j] unmodified and is available without further latency in the next cycle. For the normalization and reduction we now can use just one single vector ALU, but we need to prepare the respective inputs at the cost of several cycles of latency. The vector ALU now always multiplies SAR[i,j] by a scalar factor either for normalization or for reduction and adds an input vector to the result which is either all zero for normalization or SA\_row\_in[i,j] for reduction. We need one additional scalar-scalar multiplication per processor row for normalizing the pivot row towards reducing follow-up rows.

In a pipelined process, we set norm to the inverse of SAR[i,i] (once a pivot round has been found, we set norm to one otherwise). We then compute SA\_row\_in[i,i] times norm and store the result in mul. We then compute the negative of mul if we are reducing non-pivot lines but keep it untouched when normalizing the pivot row at the end of the step. Finally, we compute the output vector SA\_row\_in\_next[i,] as scalar mul times vector SAR[i,] plus vector SA\_row\_in[i,] in case of reduction or plus the zero vector in case of normalization. All respective inputs need to be delayed using registers until they are consumed in the pipeline.

The top part of Figure 6 shows the pipelined modules that prepare the inputs for and control the behavior of the vector unit and the bottom part shows the vector unit itself with  $p_{\rm sys}$  multiply-and-add units (see Section 4.1). The overall latency of each processor row is defined by the sequential operation of the top part and the parallel latency of bottom part as the latencies of one multiplication, one addition, and one multiply-and-add operation plus some additional latencies to optimize data paths of control logic.

The performance of our systemizer design is shown in Table 5. The maximum frequency ranges between 166 MHz and 199 MHz. The joint design requires the same number of cycles but its maximum frequency is rather at the low end of the range. We were not able to force the synthesis tool to synthesise the lookup tables for the finite-field inversion into BRAM — the tool is using LUT resources instead. Since the joint design needs to include both tables, there is a significant increase in LUT usage compared to the  $\mathbb{F}_{4093}$  design.

Table 6: Comparison of the time and area for our Pi module targeting Xilinx Artix 7 (xc7a200t) FPGA for  $p_{\pi mm} = 4$ .

|                         |              |      |             | Reso        | urces   |                 |               |          |         |                                      |
|-------------------------|--------------|------|-------------|-------------|---------|-----------------|---------------|----------|---------|--------------------------------------|
| k, m, n                 | $p_{\pi pm}$ | q    | Ar<br>(LUT) | ea<br>(DSP) | Me (FF) | emory<br>(BRAM) | Cycles (cyc.) | Freq.    |         | $\mathbf{Time}{\times}\mathbf{Area}$ |
|                         |              |      | (201)       | /           |         | specific d      | ( 0 /         | (111112) | , (ab)  |                                      |
| 14, 14, 14              | 2            | 4093 | 1 329       | 8           | 660     | 2.0             | 25474         | 218      | 117.03  | $155.0\times10^3$                    |
| 22, 22, 22              | 2            | 4093 | 1610        | 8           | 706     | 2.0             | 91354         | 218      | 419.68  | $675.0 \times 10^{3}$                |
| 30, 30, 30              | 2            | 2039 | 1655        | 8           | 688     | 2.0             | 223474        | 218      | 1026.64 | $1697.0 \times 10^{3}$               |
| 14, 14, 14              | 4            | 4093 | 2172        | 16          | 1 248   | 4.0             | 13588         | 218      | 62.42   | $135.0 \times 10^{3}$                |
| 22, 22, 22              | 4            | 4093 | 2204        | 16          | 1313    | 4.0             | 48724         | 196      | 249.17  | $548.0 \times 10^{3}$                |
| 30, 30, 30              | 4            | 2039 | 2457        | 16          | 1 269   | 4.0             | 119 188       | 196      | 609.53  | $1494.0 \times 10^3$                 |
| 14, 14, 14              | 8            | 4093 | 3 350       | 32          | 2438    | 8.0             | 6 796         | 218      | 31.22   | $104.0 \times 10^{3}$                |
| 22, 22, 22              | 8            | 4093 | 3526        | 32          | 2536    | 8.0             | 24364         | 218      | 111.93  | $394.0 \times 10^{3}$                |
| 30, 30, 30              | 8            | 2039 | 4028        | 32          | 2437    | 8.0             | 59596         | 218      | 273.78  | $1101.0 \times 10^3$                 |
|                         |              |      |             |             | Joint   | designs:        |               |          |         |                                      |
| 14, 14, 14              |              |      |             |             |         |                 | 25474         |          | 117.44  | $197.0 \times 10^{3}$                |
| 22, 22, 22              | 2            | both | 1891        | 8           | 751     | 2.0             | 91354         | 217      | 421.14  | $705.0 \times 10^{3}$                |
| 30, 30, 30              |              |      |             |             |         |                 | 223474        |          | 1030.22 | $1725.0\times10^3$                   |
| $\overline{14, 14, 14}$ |              |      |             |             |         |                 | 13 588        |          | 62.64   | $190.0 \times 10^{3}$                |
| 22, 22, 22              | 4            | both | 2856        | 16          | 1392    | 4.0             | 48724         | 217      | 224.62  | $682.0 \times 10^{3}$                |
| 30, 30, 30              |              |      |             |             |         |                 | 119188        |          | 549.46  | $1668.0\times10^3$                   |
| $\overline{14, 14, 14}$ |              |      |             |             |         |                 | 6 796         |          | 31.33   | $174.0 \times 10^{3}$                |
| 22, 22, 22              | 8            | both | 4732        | 32          | 2661    | 8.0             | 24364         | 217      | 112.32  | $623.0 \times 10^{3}$                |
| 30, 30, 30              |              |      |             |             |         |                 | 59596         |          | 274.74  | $1523.0\times10^3$                   |

### 4.5 Pi Module

The algorithm for the  $\pi$  operation is given in [CNP+23a, Algorithm 7] and was introduced in Section 2.1. To recap, the  $\pi_{\mathbf{A},\mathbf{B}}(\mathbf{G})$  operation for  $\mathbf{A} \in \mathbb{F}_q^{m \times m}$ ,  $\mathbf{B} \in \mathbb{F}_q^{n \times n}$ , and  $\mathbf{G} \in \mathbb{F}_q^{k \times mn}$  is defined as follows: arrange the rows of matrix  $\mathbf{G}$  into a k separate  $m \times n$  matrices  $\{\mathbf{P}_0, ..., \mathbf{P}_{k-1}\}$  and then compute  $\mathbf{P}_i' = \mathbf{A} \cdot \mathbf{P}_i \cdot \mathbf{B}$ . Finally, we get the result as matrix  $\mathbf{G}' \in \mathbb{F}_q^{k \times mn}$  by packing  $\mathbf{P}_i'$  into row i of  $\mathbf{G}'$ .

In our implementation of the  $\pi$  operation, we avoid the first step of arranging the rows of matrix  $\mathbf{G}$  into k separate  $m \times n$  matrices. Instead, while generating matrix  $\mathbf{G}$  using the ExpandSystMat module(described in Section 4.6), the matrix is already arranged in k separate BRAM units. Therefore, we can directly perform the  $\mathbf{A} \cdot \mathbf{P}_i \cdot \mathbf{B}$  operation using our matrix multiplication unit (described in Section 4.3). We first perform  $\mathbf{T} = \mathbf{A} \cdot \mathbf{P}$  and then  $\mathbf{P}' = \mathbf{T} \cdot \mathbf{B}$ . Figure 5 shows the design of our  $\pi$  module.

We provide a performance parameter  $p_{\pi pm}$  for the k matrix multiplications such that we can select number of matrix multiplications to be performed in parallel (the "pm" strands for parallel matrix multiplications). We control the number of parallel finite field operations in the matrix multiplication units of the  $\pi$  operation individually by setting the performance parameter  $p_{mm}$  of the matrix multiplication unit (see Section 4.3) to  $p_{\pi mm}$  for the  $\pi$  operation. This

gives us two different performance parameters for our  $\pi$  design: first, the number  $p_{\pi \rm mm}$  of prime field ALUs per matrix multiplication and second, the number  $p_{\pi \rm pm}$  of parallel matrix multiplications. The latency  $l_{\pi}$  of our  $\pi$  operation can be computed with following formula:

$$l_{\pi}(k,m,n) = \frac{k}{p_{\pi pm}} \left( l_{mm}(m,m,n) + l_{mm}(m,n,n) \right) = \frac{k}{p_{\pi pm}} \left( 2l_{mmpipe} + \frac{mmn + mnn}{p_{\pi mm}} \right)$$

with  $l_{\rm mm}$  and  $l_{\rm mmpipe}$  as defined in Section 4.3.

The synthesis results for our Pi module for different configurations are shown in Table 6. The maximum frequency is similar for all variants. The larger matrix dimensions for k, m, m = 30 seem to outweigh the smaller resource requirement of  $\mathbb{F}_{2039}$  arithmetic. The resource overhead of the joint design compared to the field-specific variants is moderate.

#### 4.6 ExpandSystMat, ExpandInvMat, and XOF

ExpandSystMat. As shown in Algorithm 1 and Algorithm 2, the ExpandSystMat operation is used to generate matrix  $\mathbf{G}_0 \in \mathbb{F}_q^{k \times mn}$ , which has the shape  $\mathbf{G}_0 = (I_k | \mathbf{G}_0')$  with  $\mathbf{G}_0' \in \mathbb{F}_q^{k \times mn-k}$ , where  $I_k \in \mathbb{F}_q^{k \times k}$  is the identity matrix and the sub-matrix  $\mathbf{G}_0'$  consists of finite field elements pseudo-randomly sampled using the SHAKE256 module with the seed  $\sigma_{G_0}$ . The matrix elements are populated row-wise. As the elements of the matrix are in  $\mathbb{F}_q$ , the sampling of these elements involves rejection sampling, i.e., each sampled 16-bit value v is truncated to  $\lceil \log_2(q) \rceil$  bits and values  $v \geq q$  are discarded. Since MEDS is using semi-Mersenne primes, the rejection probability is relatively low but non-negligible with 9/2039 = 0.44% for  $\mathbb{F}_{2039}$  and 3/4093 = 0.7% for  $\mathbb{F}_{4093}$ .

Since SHAKE256 is used in multiple modules for MEDS, in our hardware design we share one SHAKE256 instance among several different modules through the XOF interface shown in Figure 3. Our hardware design for ExpandSystMat makes use of the XOF interface, which provides the mode ExpandSystMat to generate the sampled matrix elements. The XOF interface also provides an option to output the left square identity part of the matrix in row-wise order followed by the sampled elements from the SHAKE256 module. The XOF interface also handles the rejection sampling based on the choice of parameter set at runtime.

The XOF interface outputs one element sequentially after another along with a valid signal. Since  $G_0$  is used in the Pi module as shown in line 19 of Algorithm 1, it is necessary to store the matrix data in a compatible manner for the matrix multiplication module so that it is easily accessible by the Pi module.

The ExpandSystMat module stores the matrix elements generated by the XOF interface and, based on the selected performance parameter  $p_{\pi \rm mm}$  of the Pi module (described in Section 4.5), clubs  $p_{\pi \rm mm}$  elements together using a shift register. Each row of  $\mathbf{G}_0$  is stored separately in one of k BRAMs as shown in Figure 3 such that the rows can be treated as matrices  $\mathbf{P}_i \in \mathbb{F}_q^{m \times n}$  in the k matrix multiplications of the Pi module. The values for m, n, and k can be configured at runtime based on the choice of the parameter set.

ExpandInvMat. The ExpandInvMat operation takes a seed (e.g.,  $\sigma_{\tilde{\mathbf{A}}}$ ) and the matrix dimensions d as an input and generates an invertible matrix (e.g.,  $\tilde{\mathbf{A}} \in \mathbb{F}_q^{n \times n}$  for d=n). As defined in [CNP<sup>+</sup>23a, Algorithm 8]. It is used in both signing and verification operations as shown in Algorithm 1 and Algorithm 2. The operations involved in ExpandInvMat are as follows: firstly, the seed  $\sigma_{\tilde{\mathbf{A}}}$  is absorbed into a SHAKE256 state, from which then pseudo-random bits are sampled into  $d \times d$  finite field elements. Similar to the ExpandSystMat operation, the  $\mathbb{F}_q$  elements are sampled row-wise and rejection sampling is applied to discard elements greater than or equal to q. The generated matrix is then checked for invertability and if it is not invertible, then another  $d \times d$  field elements are sampled from the current state of SHAKE256 and invertability is checked again. This process is repeated until an invertible matrix has been found.

In our hardware design, we accomplish this operation by loading the seed into the XOF interface module (described in Section 4.2), by selecting the ExpandInvMat mode from the mode controller, and by setting the matrix dimension d at runtime. The XOF interface then provides the  $d \times d$  number of matrix elements sequentially one element after another similar to ExpandSystMat.

The next step is to check the invertability of the matrix. We use a **Systemizer** module (described in Section 4.4) for this purpose: An invertible matrix has a systematic form, i.e., the result of Gaussian elimination must be the identity matrix. Therefore, if systemization of a square matrix is successful, then the matrix is invertible.

We store the elements in row-wise order in a BRAM in column-block format where BRAM location stored a word of  $p_{\rm sys}$  elements. After all elements have been stored in BRAM, the Systemizer module is initiated and the Systemizer notifies the ExpandInvMat controller if systemization was successful, i.e, if the matrix is invertible or not. If it is invertible, the ExpandInvMat module returns success. Otherwise, the ExpandInvMat controller requests another stream of  $d \times d$  elements from the current state of the XOF interface and repeats the invertability check until a invertible matrix is found.

XOF. As shown in Algorithm 1 and Algorithm 2, the XOF operation is used in multiple instances throughout the signing and verification operation. The XOF operation takes variable sized seed inputs and generates a pseudo-random bit stream using SHAKE256. The input seed size and output pseudo-random bit-stream legnth are also provided as an input to XOF.

In our hardware design, we use the XOF interface module described in Section 4.2 for all the XOF operations. The XOF interface module provides a XOF mode in which the interface expects three inputs: the seed, the seed size, and the output size. The seed is loaded in to the SHAKE256 module which then generates the pseudo-random bits. Since the logic involved to initialize the XOF interface with the XOF mode and to retrieve the output data is comparatively simple, we do not have a separate module for the XOF operation. This logic simply is part of the main controller, the Stage 1 logic, and the ParseHash module that are performing XOF operations in line 12, line 16, and line 24 of Algorithm 1 and line 21 and line 9 of Algorithm 2 respectively.

#### 4.7 SeedTree, SeedTreeToPath, and PathToSeedTree

SeedTree. The seed tree (used in line 13 of Algorithm 1) is structured as a binary tree. Starting at the root node, the seed value of each node is expanded to the two seed values of its child nodes using XOF. The module SeedTree iteratively generates the seed tree by reading seeds from and storing them into a BRAM. Each seed in the seedtree is of width  $\ell_{\text{tree\_seed}}$  (values given in [CNP<sup>+</sup>23a, Table 4]). The SeedTree module executes hash operations starting from the top node down to the lower nodes and from left to right. The inputs and outputs of the hash computation performed at each node are as follows:

$$(\rho_{i+1,2i}|\rho_{i+1,2i+1}) = SHAKE256(\sigma|\rho_{i,i}|a)$$

Where | means byte concatenation,  $\sigma$  is the salt provided as input to SeedTree,  $\rho$  is the seed data of the parent node at position i on level j in the tree,  $\rho_{i+1,2j}$  and  $\rho_{i+1,2j+1}$  are the new seeds on the next level for the left and right child nodes, and  $a=2^i-1+j$  is the node index. The process of generating the seed tree starts from the top root node and sequentially generates seed data for the nodes on higher levels.

In MEDS sign (given in Algorithm 1), the SeedTree method is used to compute and return the seed data of the leaf nodes. However, depending on the parameter set of MEDS, only t seeds of the leftmost leaf nodes are used in the subsequent operations. For example, in the MEDS-9923 parameter set, we need t=1152 seeds. Therefore, the seed tree has  $\lceil \log_2(1152) \rceil = 11$  levels with 2048 leaf-node seeds, of which only the t=1152 seeds of the leftmost leaf nodes are used.

In our hardware design we take a straight-forward approach, by constructing the entire seed tree structure which requires

$$\sum_{i=0}^{h-1} 2^i = 2^h - 1$$

hash operations, where  $h = \lceil \log_2(t) \rceil$  is the height of the tree. Therefore for the earlier discussed example of MEDS-9923 with t = 1152, the total number of requires hash operations is 2047. Figure 7 illustrates the hardware design of our SeedTree module. The seeds are stored in chunks of 64-bits since the XOF module has a 64-bit interface (as detailed in Section 4.2). The root seed is loaded into the first words of the BRAM and the rest of the seed tree is constructed in breadth-first traversal order.

SeedTreeToPath. The operation SeedTreeToPath (described in [CNP+23a, Section 3.3]) is used in line 32 in Algorithm 1. It takes the root seed, salt and the challenge vector ( $\{h_0, h_1, ..., h_{t-1}\} \in \{0, 1, ..., s-1\}$ ) as input, generates the complete seed tree, and then for each i with  $h_i \neq 0$  removes the seed of the  $i^{th}$  leaf node as well as all corresponding parent nodes up to the root node. The output then are the root nodes of the remaining sub-trees that for the signature path.

In our implementation of the SeedTreeToPath operation, we simply skip the generation of the seed tree and instead use the seed tree data that already had been generated in line 13 of Algorithm 1 as described earlier in this subsection. We also do not explicitly delete the leafs and their parent nodes but just copy the valid seeds that form the signature path into a separate contiguous path memory (shown in Figure 3).

PathToSeedTree. The operation PathToSeedTree is used in the MEDS verify algorithm (line 10 in Algorithm 2). This function (as described in [CNP+23a, Section 3.3]) takes the challenge vector  $(\{h_0, h_1, ..., h_{t-1}\} \in \{0, 1, ..., s-1\})$ , seed tree path, and the salt as input and recomputes a partial seed tree consisting of the leaf nodes that are required for generating  $\mu_i$  and  $\nu_i$  for all i with  $h_i = 0$ . The output from this operations are the leaf nodes of the partial seed tree.

In our PathToSeedTree module, we identify the i values with  $h_i \neq 0$  and compute the corresponding memory address of the BRAM for the respective seed given in the input path and copy the seed to that location. After copying the seed, we then expand the partial seed tree in a depth-first traversal order until we reach the leaf nodes. We repeat this operation for all seeds given in the path to obtain the entire partial tree.

#### 4.8 Compress and Hash

The Compress operation of the MEDS specification addresses the difference between the size of  $\mathbb{F}_q$  elements and the basic word size of computer architectures by converting field elements into a byte stream. This compression reduces the size of the public key and signatures for storage and transmission. For the purpose within the MEDS sign and verify operations, the compressed byte stream is also used as input to the hash operation.

In hardware, we can easily define the width of buses and register banks (and to some degree of memory words) precisely to match number of bits required to represent  $\mathbb{F}_q$  elements. However, to feed  $\mathbb{F}_q$  elements into the interface of the SHAKE256 module, we still need to pack them into a byte stream as the SHAKE256 module takes 64-bit words as input.

The CompressHash module receives the data of matrices  $\tilde{\mathbf{G}}_i$  and feeds concatenated data bits in 64-bit blocks into the SHAKE256 module while omitting the identity part of the  $\tilde{\mathbf{G}}_i$  as they are in systematic form. Once all  $\tilde{\mathbf{G}}_i$  have been absorbed by the SHAKE256 module, the message msg is feed into the SHAKE256 module as well and eventually the hashing is finalized and the message digest d is returned as result.

#### 4.9 Parse Hash

The ParseHash operation takes the message digest d as bit string of length  $\ell_{digest}$  as well as s, t, and w as inputs and generates the challenge string h as weight-w vector of t elements of the set  $\{0, \ldots, s-1\}$ . As specified in [CNP+23a, Algorithm 9], the ParseHash operation performs the following steps: Firstly, the input d is

loaded into a XOF. From the XOF, depending upon the value of t, either one or two bytes are drawn. From the these bytes only the least significant  $\lceil \log_2(t) \rceil$  bits are considered and assigned to the integer variable  $i_{\text{pos}}$ . If  $i_{\text{pos}} < t$ , then the value of  $_{\text{pos}}$  is selected for a non-zero location of vector h. If  $i_{\text{pos}} \geq t$ , then the value is discarded and the process is repeated until it succeeds. Additionally, the  $i_{\text{pos}}$  value is also discarded in case we find duplicates, i.e., if  $h_{i_{\text{pos}}} \neq 0$ . Following that, one more byte is drawn from XOF to get value v. Only the least significant  $\lceil \log_2(s) \rceil$  bits are considered and assigned to v. If 0 < v < s, then v is assigned to the  $h_{i_{\text{pos}}}$  location. If v = 0 or  $v \geq s$ , then v is discarded and the process is repeated until success. This process of finding  $i_{\text{pos}}$  followed by v is repeated until w non-zero elements are found. The generation of the challenge string h operates on public data and therefore timing security is not relevant.

In our hardware design, our ParseHash module implements this operation by loading d into the XOF interface module (described in Section 4.2) and selecting the XOF mode from the mode controller. Since s, t, and w are fixed for a given parameter set (see Table 1), we fix these values at synthesis time. As specified in Section 4.2, the XOF interface module provides 64-bit data output blocks along with a valid signal. We put these into a shift register and draw one or two bytes from the shift register at a time for the assignment to  $i_{pos}$  and v. Since the maximum value of  $i_{pos}$  is t-1 (which is comparatively a small number), for the duplicate detection of  $i_{pos}$  we use a bit-array map: We initialize a bit array register with all zeros. As the new  $i_{pos}$  values are generated, we pull the signal corresponding to  $i_{pos}$  to high and compare the signal bus to the state stored in the bit array register. If the new assignment and the previous state are the same, a duplicate is detected. Otherwise, we update the bit array register and proceed. This technique allows us to perform duplicate detection on-the-fly (with zero-cycle latency) at a cost of only one t bit register as opposed to check a BRAM location for duplicates with a one-cycle latency. Furthermore, in our hardware design, rather than initializing an array in BRAM with t elements for h, where large amount of locations will be zero, we only store  $i_{pos}$  and v values sequentially in two separate BRAMs of depth w. The advantage of storing  $i_{pos}$ and v separately is described in Section 4.10.

#### 4.10 Signing and Verification

Figure 3 shows the block diagram of the overall hardware design combining both MEDS sign and verify algorithms detailed in Algorithm 1 and Algorithm 2 respectively by sharing hardware modules between both operations.

In sign, we assume that byte descrialization of the input data for the secret key sk into the seed  $\sigma_{\mathbf{G}_0}$  and the matrices  $\mathbf{A}_i^{-1}$  and  $\mathbf{B}_i^{-1}$  using the Decompress module are performed on a higher layer. We also leave the composition of the signed message  $\mathsf{msg}_{\mathsf{sig}}$  including the serialization of output data  $\mu_i$  and  $\nu_i$  using the Compress module to a higher layer and just provide read ports to its components as output ports to the design. We also omit the implementation of the random number generator Randombytes and instead assume that the random seed  $\delta$  is provided from a higher level.

Similarly, in verification, we assume that byte describilization of the input data for the public key pk into the seed  $\sigma_{\mathbf{G}_0}$  and describilization of signed message  $\mathsf{msg}_{\mathsf{sig}}$  into  $p,\ d,\ \alpha$ , and  $\mathsf{msg}$  are performed at a higher layer.

We note that, in our hardware design, the operations XOF, ExpandInvMat, SeedTree, and PathToSeedTree share the same SHAKE256 module as shown in Figure 3 but that we use a separate SHAKE256 module that is shared between ExpandSystMat, ParseHash for the combined Compress and Hash operation (line 23 in Algorithm 1 and line 28 in Algorithm 2). The reason for this will be described in the discussion of the loop pipeline later on in this section.

The most expensive operations  $\pi$  and SF are in the main for-loops of the sign and verify operations i.e., line 14 to line 22 in Algorithm 1 and line 12 to line 27 in Algorithm 2 respectively. Initially, we had considered to construct a large finite field vector ALU for the use in both  $\pi$  and SF. However, the required multiplexing and control logic likely would have been inefficient, complex, error prone, and hard to maintain. Also,  $\pi$  requires about two times more finite field multiplications compared to SF but no finite field inversions and the different matrices that are systemized in SF and ExpandInvMat have different dimensions. A joint large finite field vector ALU would hence lead to a less fine-grained control over performance vs. area trade-offs between those operations. Therefore, to obtain high performance and high efficiency, we decided to implement this loop in a pipelined fashion with four pipeline stages for the main operations of:

- 1. generating  $\tilde{\mathbf{A}}_i$  and  $\tilde{\mathbf{B}}_i$  (line 15 to line 18 in Algorithm 1) (or) generating  $\mu_i$  and  $\nu_i$  (line 20 to line 23 in Algorithm 2),
- 2. computing the  $\pi$  operation (line 19 in Algorithm 1 or line 24 in Algorithm 2),
- 3. computing the SF operation (line 20 in Algorithm 1 or line 25 in Algorithm 2),
- 4. and by pulling the absorb operation of SHAKE256 for the XOF operation (line 23 in Algorithm 1 or line 28 in Algorithm 2) into the loop.

Stage 1: This stage consists of operations involved in lines 15 to 18 of Algorithm 1 and lines 20 to 23 and lines 14 to 18 of Algorithm 2. In signing, first a leaf seed  $(\sigma_i)$  concatenated with the salt  $(\alpha)$  and the iteration number (i) is extended into two seeds  $\sigma_{\tilde{A}_i}$ ,  $\sigma_{\tilde{B}_i}$  using the XOF module. Then  $\sigma_{\tilde{A}_i}$  and  $\sigma_{\tilde{B}_i}$  are used to generate invertible matrices  $\tilde{A}_i$  and  $\tilde{B}_i$ . In our hardware design, we accomplish the generation of  $\sigma_{\tilde{A}_i}$  and  $\sigma_{\tilde{B}_i}$  using the SHAKE256 module and the XOF interface module by selecting the "XOF mode". The expanded seeds are stored in sigmaAB BRAM. Then, the ExpandInvMat module uses the seed  $\sigma_{\tilde{A}_i}$  and the XOF interface and SHAKE256 module by selecting the "ExpandInvMat" mode. This generates data for matrix  $\tilde{A}_i$  and the Systemizer module inside the ExpandInvMat module is used to check if the matrix is invertible or not. If it is not invertible then, the module draws another matrix from the current SHAKE256 state and performs another check for invertability of the matrix. This process is repeated until an invertible matrix is found. Once it is ensured that the matrix is invertible then  $\tilde{B}_i$  is generated in similar fashion. We note that,

for each iteration i, we store the related  $\sigma_i$  value in a BRAM inside Stage 1 for later use in computing  $\mu_i$  and  $\nu_i$  matrices.

In verification, if the value of  $h_i=0$  then all operations in stage 1 are similar to signing except here we use  $\sigma_{\hat{A}_i}$  and  $\sigma_{\hat{B}_i}$  and generate invertible matrices  $\mu_i$  and  $\nu_i$ . And in the case of  $h_i>0$ , we skip the sampling part inside the ExpandInvMat and instead copy the  $\mu_i$  and  $\nu_i$  from the input into the BRAM where sampled  $\mu_i$  and  $\nu_i$  are stored and check for their invertability. In case the  $\mu_i$  or  $\nu_i$  are non-invertible, then a global "systemization fail" signal is generated, which will trigger "invalid signature" output.

Stage 2: This stage consists of the  $\pi$  operation (i.e., line 19 of Algorithm 1 and line 24 of Algorithm 2). In signing, this operation involves matrix multiplication of rows of  $\mathbf{G}_0 \in \mathbb{F}_q^{k \times mn}$  with matrix  $\tilde{\mathbf{A}}_i \in \mathbb{F}_q^{m \times m}$  and with  $\tilde{\mathbf{B}}_i \in \mathbb{F}_q^{n \times n}$ . As shown in Figure 3, in our hardware design, this operation is accomplished by the Pi module using  $\mathbf{G}_0$  from GO BRAM and  $\tilde{\mathbf{A}}_i$ ,  $\tilde{\mathbf{B}}_i$  (generated in Stage 1). The operation of the Pi module is described in detail in Section 4.5.

For verification, similar operations are performed as for signing except that  $\mathbf{G}_{hi}$ ,  $\mu_i$ , and  $\nu_i$  are being processed in place of  $\mathbf{G}_0$ ,  $\tilde{\mathbf{A}}_i$ , and  $\tilde{\mathbf{B}}_i$ .

Stage 3: This stage consists of operation SF and the checking if the  $\tilde{\mathbf{G}}_i$  has systematic form (i.e., line 20 of Algorithm 1 or line 25 of Algorithm 2). We use a Systemizer module (described in Section 4.4) to compute the systematic form. As described in Section 4.4, there is a possibility that the input matrix does not have a systematic form. We describe how we handle this situation in detail below. This step is the same for sign and verify with corresponding inputs.

Stage 4: This stage consists of operations for compressing and hashing matrices  $\tilde{\mathbf{G}}_i$  together with the message msg (i.e., line 23 of Algorithm 1). Although the compress and hash operation are not part of the for loop in the algorithm, in our hardware design we move the compression and the hash-absorb operation inside the for loop. This avoids the need to store all  $\tilde{\mathbf{G}}_i$  values in the memory, which would require a significant amount of BRAM storage on the FPGA. For this, we use a dedicated SHAKE256 module for Stage 4. This SHAKE256 module digests each  $\tilde{\mathbf{G}}_i$  and maintains the hash state. Hence, we only need to store one  $\tilde{\mathbf{G}}_i$  in the memory at a given time. This step is the same for sign and verify.

After finishing all t iterations of the loop, the message input is absorbed into the state as well and finally we squeeze the hash state to compute the hash value d.

Pipeline Control and Memory Buffering. The pipelined part of our hardware design is highlighted in blue in Figure 3. The pipelining in our hardware design varies from the traditional register-based pipelining: Since the data we move from one stage to another are relatively large matrices, we use BRAMs as buffers between the pipeline stages. These memory buffers are shown as blush pink blocks in Figure 3. The MemCopy modules copy the data from the internal memories of each stage and move the data to the memory buffers, which can then be consumed in the next stage.

As the workload of each stage is different, the number of clock cycles taken by each stage is also different. Therefore, to balance the clock cycles taken by each stage, we introduce the following five performance parameters:

- $S_1$ : Stage 1 performance parameter that corresponds to the performance parameter  $p_{\rm sys}$  (see Section 4.4) of the matrix systemizer for checking the invertability of  $\tilde{A}_i$  and  $\tilde{B}_i$  in the sign operation respective  $\mu_i$  and  $\nu_i$  in verify.  $S_1$  controls the number of rows and columns in the processor array used inside the matrix systemizer.
- $S_2$ : Stage 2 performance parameter that corresponds to the performance parameter  $p_{\pi mm}$  (see Section 4.5) of the matrix multiplication unit inside the Pi module.  $S_2$  controls the vector width inside the matrix multiplication unit.
- $S_{mat}$ : Stage 2 performance parameter that corresponds to the performance parameter  $p_{\pi pm}$  of the Pi module used inside stage 2.  $S_{mat}$  controls number of matrix multiplications performed in parallel.
  - $S_3$ : Stage 3 performance parameter that corresponds to the performance parameter  $p_{\rm sys}$  (see Section 4.4) of the large  $k \times m \cdot n$  matrix systemizer used inside stage 3 for computing the systematic form of  $\tilde{G}_i$  in sign respective  $\hat{G}_i$  in verify.  $S_3$  controls the number of rows and columns in the processor array used inside the matrix systemizer.
  - $S_4$ : Stage 4 performance parameter that corresponds to the shifter width used inside the compress and hash module (see Section 4.8). Larger  $S_4$  leads to fewer memory accesses while compressing and hashing the matrices  $\tilde{G}_i$  respective  $\hat{G}_i$ .

Choosing suitable performance parameters. Recall that the goal behind choosing the performance parameters is to balance the pipeline stages so that all the modules in the pipeline are busy with their respective workloads. Let us look at the methodology we followed using the example (shown in Table 7) for the Security Level I parameter sets: Firstly, we fix the value of  $S_{mat}=1$  and then we assign all possible values to  $S_1$ ,  $S_2$ ,  $S_3$ , and  $S_4$  based on the MEDS parameters up to m=n=k=14 as shown in Table 7. To further lower the latency of stage 2, the  $S_{mat}$  parameter can be tweaked. The latencies reported in Table 7 also include the clock cycles required for buffering data from one stage to another. Based on these latencies, we chose a value for each  $S_1$ ,  $S_2$ ,  $S_3$ , and  $S_4$  to meet our optimization goal (performance or resource consumption),

As an example for parameters with moderate resource requirement, we can select  $S_1 = 1, S_2 = 7, S_3 = 6$ , and  $S_4 = 6$  (marked in Table 7) such that the cycles counts are roughly equal. Setting  $S_{mat} = 4$  in this example brings down the cycle count of stage 2 to about  $12\,132/4 = 3033$  (plus the unaffected overhead for data movement between the stages).

Based on this method, we propose different configurations for specific parameter sets as well as for a unified design that aim at balancing the pipeline stages in all parameter sets as shown in Table 8. We propose two variants of configurations: 1) a balanced design choice and 2) a high performance design choice as shown in Table 8. The choice to parameters is not just limited to the combinations provided in Table 8. Several such parameter combinations can be constructed based on resources available on the target device. We note that when

Table 7: Latencies of all pipeline stages for the Security Level 1 parameter sets with performance parameter  $S_{mat} = 1$ .

| $S_1 = S_2 = S_3 = S_4$ | Stage 1 | Stage 2 | Stage 3 | Stage 4 |
|-------------------------|---------|---------|---------|---------|
| 1                       | 3 534   | 83 364  | 48 191  | 16 599  |
| 2                       | 1432    | 41812   | 14877   | 8521    |
| 3                       | 1142    | 29926   | 8350    | 5883    |
| 4                       | 1104    | 23990   | 5702    | 4503    |
| 5                       | 1042    | 18054   | 4020    | 3751    |
| 6                       | 1120    | 18054   | 3557    | 3178    |
| 7                       | 980     | 12132   | 2477    | 2782    |
| 8                       | 1032    | 12118   | 2294    | 2522    |
| 9                       | 1084    | 12118   | 2153    | 2484    |
| 10                      | 1136    | 12118   | 2054    | 2371    |
| 11                      | 1 188   | 12118   | 1955    | 2652    |
| 12                      | 1240    | 12118   | 1912    | 2197    |
| 13                      | 1292    | 12118   | 1869    | 2137    |
| 14                      | 975     | 6195    | 1643    | 1796    |

Table 8: Configuration table showing selected configurations for  $S_1, \ldots, S_4, S_{mat}$ .

| Design Choice | Parameter Set                          | q    | $S_1$ | $S_2$ | $S_3$ | $S_4$ | $S_{mat}$ |
|---------------|----------------------------------------|------|-------|-------|-------|-------|-----------|
|               | Level I — MEDS-9923 & MEDS-13220       | 4093 | 1     | 7     | 6     | 6     | 3         |
| Balanced      | Level III — MEDS-41711 & MEDS-69497    | 4093 | 1     | 11    | 8     | 9     | 5         |
| Dalanced      | Level V $$ — MEDS-134180 & MEDS-167717 | 2039 | 1     | 10    | 10    | 12    | 5         |
|               | Unified Level I–V                      | both | 1     | 10    | 10    | 12    | 5         |
|               | Level I — MEDS-9923 & MEDS-13220       | 4093 | 2     | 14    | 14    | 14    | 4         |
| High Donf     | Level III — MEDS-41711 & MEDS-69497    | 4093 | 2     | 11    | 22    | 22    | 8         |
| High Perf.    | Level V $$ — MEDS-134180 & MEDS-167717 | 2039 | 2     | 15    | 14    | 15    | 8         |
|               | Unified Level I–V                      | both | 2     | 14    | 14    | 14    | 4         |

selecting the parameters for a unified design, to avoid resource wastage, we limit the values of parameters based on m, n, and k values of smallest parameter set.

Data flow. To cope with the different ready-times of each stage that results from the different cycle counts, we resort to a handshake-based control mechanism to control the flow of data between the stages. After each stage is done with its computation, it sends a handshake signal to the next stage to indicate that the output data is ready for consumption and waits for the response from the next stage. This handshake mechanism is handled by the PipelineController module shown in Figure 3.

As mentioned above in Stage 3, an additional challenge in the pipeline design is the handling of possible systemization failures in some iteration i in Stage 3. In this case, we need to repeat the operations of the previous stages starting again at iteration i. We flush all the data from Stages 1 and 2, which are working on data that belongs to iterations i+1 and i+2, restart Stage 1 from iteration i, and step by step refill the pipeline. Stage 4 is not affected by this as it is working on data that belongs to iteration i-1. The reason we restart from iteration i is because of the on-the-fly CompressHash operation in Stage 4. The data fed into the SHAKE256 module has to be in sequential order to produce the correct hash

value. This means that we would need memory buffers after Stage 3 to store data related to iterations i+1 and i+2 and wait until data from iteration i becomes ready to be loaded into module CompressHash. We avoid this expensive memory buffering by simply restarting the pipeline. As the failure probability of the systemizer is low (as specified in Section 4.4), the overhead of restarting the pipeline is marginal. To restart Stage 1 with iteration i, Stage 1 requires to backup the seed for i, i.e.,  $\sigma_i$  generated in line 16 of Algorithm 1. After Stage 3 has completed successfully, the stored  $\sigma_i$  is discarded. The logic related to flushing and restaring is also handled by the PipelineController module.

Other operations. After the loop is finished, the CompressHash module requests the message msg as data stream from input port message\_in and the message is loaded into the SHAKE256 module to compute the hash value d. Following that, for verification, this d value is compared against the input d value to ensure the verification of the signature. Where as for signing, the value d is then loaded into the ParseHash module shown in Figure 3 and described in Section 4.9, which parses the hash value and generates the vector h. The ParseHash module also captures i values where  $h_i > 0$  while generating t. This is useful for the following computation of  $\mu_i$  and  $\nu_i$ . Rather than iterating over all t values, we only iterate over the w indices where  $h_i > 0$ . To compute matrices  $\mu_i$  and  $\nu_i$ , We first generate the matrices  $\tilde{\mathbf{A}}_i$  and  $\tilde{\mathbf{B}}_i$  using the  $\sigma_i$  seeds stored in Stage 1 and by reusing the logic from Stage 1. The reason for regenerating the matrices  $\mathbf{A}_i$  and  $\mathbf{B}_i$  is to avoid storing the t -  $n \times n$  matrices and t -  $m \times m$  matrices, which would otherwise consume a significant amount of BRAM. Therefore, we opted for regenerating the matrices instead. Then, we reuse the MatMul units of the Pi module. The result is then stored in BRAMs mu and nu respectively. If the Pi module is configured to use multiple matrix multiplication units, the MuNuComputation module computes  $\mu_i$  and  $\nu_i$  matrices in parallel. In parallel to the computation of  $\mu_i$  and  $\nu_i$ , the h vector along with  $\rho$  and  $\alpha$  are loaded into the SeedTreeToPath module, which generates the seed path. The  $\mu_i$ ,  $\nu_i$ , p, d,  $\alpha$ values finally can be accessed by a top-level module through the output ports mu, nu, path, d, and alpha respectively as shown in Figure 3.

#### 5 Evaluation

Table 9 shows the time and area results for our MEDS signing and verification hardware design for all parameter sets targeting an AMD xc7a200t-3 FPGA. We note that the maximum clock frequency is limited by two different factors: 1) In case of MEDS-9923, the critical path lies inside the duplicate detection logic inside the ParseHash module described in Section 4.9. We use a bit-vector mapping technique to perform the duplicate detection and since the value t is large in case of MEDS-9923, the fully combinatorial variable shifter and comparator is quite large. 2) In all other cases, the critical path lies inside the sampling unit of XOF interface (shown in Figure 3).

As discussed in Section 4.10, we propose two different design variants for our implementation: "Balanced" and "High Performance". The results for these choices are presented in Table 9. While the high performance design requires only 4.5 ms to 29.5 ms for signing and a similar amount of time for verification, it also takes up significant resources, mainly in terms of BRAM utilization. We note that while the storage required for the data remains the same in both the design choices, due to the wider memory word width in the High Performance variant, the synthesis tool needs to use multiple BRAM units.

Additionally, for each of the design variants, the design allows further flexibility to be synthesized for a specific parameter set or for a unified design that allows us to choose any of the six different parameter choices at run-time. While the unified design does not impact the cycles taken for signing and verification compared to specific designs, it does have an impact on resource utilization. However, it can be seen from Table 9 that the resource utilization of the unified design is close to the utilization of the parameter set specific designs for the biggest parameter sets (i.e., MEDS-134180 and MEDS-167717).

We note that to the best of our knowledge this is the first and only MEDS hardware implementation. Therefore, our primary comparison is with the optimized software implementation provided along with the MEDS specification [CNP+23a]. We note that while our design is running at a frequency range of 115 MHz to 133 MHz, the software implementations results are reported for a CPU running at a frequency of 1.9 GHz. We note that both of our design choices outperform the optimized software implementation by a significant margin.

Comparison to Related Work. Table 10 presents a comparison to a number of other PQC signature schemes that have been presented in literature. We are unaware of other MEDS hardware implementations, so no other MEDS works are included in the table. Many works present data for the same XC7A100T FPGA that we use and they generally report similar frequencies as we. Specific comparisons with these schemes to our implementation is difficult as different schemes are based on different mathematical problems. Further, some related works use high-end FPGAs, which generally give much better performance.

Compared to the hardware (co-)designs of some other PQC schemes shown in Table 10, our hardware implementation of MEDS is in the middle field and requires a medium amount of resources. Some of the other designs are much more efficient than our implementation, however this is due to the high computational cost inherent to the MEDS specification in particular compared to lattice-based schemes. Nevertheless, the performance our implementation is comparable to several other PQC schemes such as XMSS, SPHINCS+/SLH-DSA, SDitH, and Raccoon. We believe that this shows that the quality of our implementation is on par with other work in this field.

## 6 Conclusion

In the introduction in Section 1, we raised three research questions:

Research Question Q1 asks if there is sufficient inherent parallelism in MEDS to speed up the sign and verify operations. Given that there is plenty parallelism

on the low level multiplying and systemizing matrices as well as on the high level iterating over t independent computations, there is indeed ample opportunity to accelerate MEDS. We provide performance parameters to control the low level parallelization and we pipeline the main loop, achieving a significant speed up for MEDS signing and verification. For e.g., for security level I, our balanced design achieves a speed-up of  $4\text{-}5\times$  for both signing and verification times, whereas our high-performance design achieves a speed-up of  $9\text{-}10\times$  for both signing and verification times when compared to the optimized software reference implementation. Notably, these gains are achieved while our design operates in the frequency range of  $115\,\mathrm{MHz}$  to  $132\,\mathrm{MHz}$ , whereas the optimized software implementation runs at  $1.9\,\mathrm{GHz}$ .

However, Q1 also asks about the resource cost of accelerating MEDS. Since the computational cost of MEDS sign and verification is significant, selecting large performance parameters for a high-performance design results in high resource cost.

Research Question Q2 asks to what extend resources can be shared between the sign and verify operations in a shared design implementing both operations. Since the main loop operates very similar in both sign and verify, the resources of sign can be reused by verify with only little control logic overhead. Sign requires some additional computations at the end to compute the responses for the signature, which can simply be skipped by verify.

Research Question Q3 asks about the overhead of supporting all parameter sets selectable at runtime in a single joint design. The overhead for additional control logic for supporting different matrix dimensions and challenge lengths is marginal. To our surprise, supposing arithmetic in multiple prime fields also comes at only a small overhead as for the fields specified in MEDS, most resources can be shared between both fields. Only slightly more logic than needed for the larger field is required to support both fields.

We conclude that — if the fields are chosen carefully — supporting multiple fields in a joint hardware implementation is very much feasible. Specifically our results show that arithmetic for pseudo-Mersenne primes with small Hamming distance can be implemented jointly with small overhead.

#### References

- ALCZ20. Dorian Amiet, Lukas Leuenberger, Andreas Curiger, and Paul Zbinden. Fpga-based sphincs<sup>+</sup> implementations: Mind the glitch. In 23rd Euromicro Conference on Digital System Design, DSD 2020, Kranj, Slovenia, August 26-28, 2020, pages 229–237. IEEE, 2020.
- AMI<sup>+</sup>23. Aikata Aikata, Ahmet Can Mert, Malik Imran, Samuel Pagliarini, and Sujoy Sinha Roy. Kali: A crystal for post-quantum security using kyber and dilithium. *IEEE Transactions on Circuits and Systems I: Regular Papers*, 70(2):747–758, 2023.
- BCH<sup>+</sup>23. Ward Beullens, Ming-Shing Chen, Shih-Hao Hung, Matthias J. Kannwischer, Bo-Yuan Peng, Cheng-Jhih Shih, and Bo-Yin Yang. Oil and vinegar:

- Modern parameters and implementations.  $IACR\ TCHES,\ 2023(3):321-365,\ 2023.$
- BFV13. Charles Bouillaguet, Pierre-Alain Fouque, and Amandine Véber. Graphtheoretic algorithms for the "isomorphism of polynomials" problem. In Thomas Johansson and Phong Q. Nguyen, editors, *EUROCRYPT 2013*, volume 7881 of *LNCS*, pages 211–227. Springer, Heidelberg, May 2013.
- BNG21. Luke Beckwith, Duc Tri Nguyen, and Kris Gaj. High-performance hardware implementation of crystals-dilithium. In *International Conference on Field-Programmable Technology, (IC)FPT 2021, Auckland, New Zealand, December 6-10, 2021*, pages 1–10. IEEE, 2021.
- CCD<sup>+</sup>22. Po-Jen Chen, Tung Chou, Sanjay Deshpande, Norman Lahr, Ruben Niederhagen, Jakub Szefer, and Wen Wang. Complete and improved FPGA implementation of classic McEliece. *IACR TCHES*, 2022(3):71–113, 2022.
- CNP<sup>+</sup>23a. Tung Chou, Ruben Niederhagen, Edoardo Persichetti, Lars Ran, Tovohery Hajatiana Randrianarisoa, Krijn Reijnders, Simona Samardjiska, and Monika Trimoska. MEDS Matrix Equivalence Digital Signature. Technical report, National Institute of Standards and Technology, 2023. available at https://csrc.nist.gov/Projects/pqc-dig-sig/round-1-additional-signatures.
- CNP<sup>+</sup>23b. Tung Chou, Ruben Niederhagen, Edoardo Persichetti, Tovohery Hajatiana Randrianarisoa, Krijn Reijnders, Simona Samardjiska, and Monika Trimoska. Take your MEDS: Digital signatures from matrix code equivalence. In Nadia El Mrabet, Luca De Feo, and Sylvain Duquesne, editors, *AFRICACRYPT 23*, volume 14064 of *LNCS*, pages 28–52. Springer Nature, July 2023.
- CNRS24. Tung Chou, Ruben Niederhagen, Lars Ran, and Simona Samardjiska. Reducing signature size of matrix-code-based signature schemes. In Markku-Juhani O. Saarinen and Daniel Smith-Tone, editors, Post-Quantum Cryptography 15th International Workshop, PQCrypto 2024, Oxford, UK, June 12-14, 2024, Proceedings, Part I, volume 14771 of Lecture Notes in Computer Science, pages 107–134. Springer, 2024.
- DHSY24. Sanjay Deshpande, James Howe, Jakub Szefer, and Dongze Yue. Sdith in hardware. *IACR Trans. Cryptogr. Hardw. Embed. Syst.*, 2024(2):215–251, 2024.
- DLK<sup>+</sup>25. Sanjay Deshpande, Yongseok Lee, Cansu Karakuzu, Jakub Szefer, and Yunheung Paek. Sphincslet: An area-efficient accelerator for the full sphincs+ digital signature algorithm. *ACM Trans. Embed. Comput. Syst.*, April 2025. Just Accepted.
- dPRS23. Rafaël del Pino, Thomas Prest, Mélissa Rossi, and Markku-Juhani O. Saarinen. High-order masking of lattice signatures in quasilinear time. In 2023 IEEE Symposium on Security and Privacy, pages 1168–1185. IEEE Computer Society Press, May 2023.
- Dwo15. Morris J Dworkin. Sha-3 standard: Permutation-based hash and extendable-output functions. 2015.
- DXN<sup>+</sup>23. Sanjay Deshpande, Chuanqi Xu, Mamuri Nawan, Kashif Nawaz, and Jakub Szefer. Fast and efficient hardware implementation of HQC. In Claude Carlet, Kalikinkar Mandal, and Vincent Rijmen, editors, Selected Areas in Cryptography SAC 2023 30th International Conference, Fredericton, Canada, August 14-18, 2023, Revised Selected Papers, volume 14201 of Lecture Notes in Computer Science, pages 297–321. Springer, 2023.

- FG18. Ahmed Ferozpuri and Kris Gaj. High-speed fpga implementation of the nist round 1 rainbow signature scheme. In 2018 International Conference on ReConFigurable Computing and FPGAs (ReConFig), pages 1–8, 2018.
- FS87. Amos Fiat and Adi Shamir. How to prove yourself: Practical solutions to identification and signature problems. In Andrew M. Odlyzko, editor, *CRYPTO'86*, volume 263 of *LNCS*, pages 186–194. Springer, Heidelberg, August 1987.
- GQT21. Joshua A. Grochow, Youming Qiao, and Gang Tang. Average-case algorithms for testing isomorphism of polynomials, algebras, and multi-linear forms. In Markus Bläser and Benjamin Monmege, editors, 38th International Symposium on Theoretical Aspects of Computer Science, STACS 2021, March 16-19, 2021, Saarbrücken, Germany (Virtual Conference), volume 187 of LIPIcs, pages 38:1–38:17. Schloss Dagstuhl Leibniz-Zentrum für Informatik, 2021.
- HGG07. William Hasenplaugh, Gunnar Gaubatz, and Vinodh Gopal. Fast modular reduction. In 18th IEEE Symposium on Computer Arithmetic (ARITH-18 2007), 25-27 June 2007, Montpellier, France, pages 225–229. IEEE Computer Society, 2007.
- HQR89. Bertrand Hochet, Patrice Quinton, and Yves Robert. Systolic gaussian elimination over gf(p) with partial pivoting. IEEE Trans. Computers, 38(9):1321–1324, 1989.
- HSK+23. Florian Hirner, Michael Streibl, Florian Krieger, Ahmet Can Mert, and Sujoy Sinha Roy. Whipping the MAYO signature scheme using hardware platforms. Cryptology ePrint Archive, Paper 2023/1267, 2023. https://eprint.iacr.org/2023/1267.
- LSG21. Georg Land, Pascal Sasdrich, and Tim Güneysu. A hard crystal implementing dilithium on reconfigurable hardware. In Vincent Grosso and Thomas Pöppelmann, editors, Smart Card Research and Advanced Applications 20th International Conference, CARDIS 2021, Lübeck, Germany, November 11-12, 2021, Revised Selected Papers, volume 13173 of Lecture Notes in Computer Science, pages 210–230. Springer, 2021.
- MR24. Suraj Mandal and Debapriya Basu Roy. Kid: A hardware design framework targeting unified ntt multiplication for crystals-kyber and crystals-dilithium on fpga. In 2024 37th International Conference on VLSI Design and 2024 23rd International Conference on Embedded Systems (VLSID), pages 455–460, 2024.
- NQT24. Anand Kumar Narayanan, Youming Qiao, and Gang Tang. Algorithms for matrix code and alternating trilinear form equivalences via new isomorphism invariants. In Marc Joye and Gregor Leander, editors, Advances in Cryptology EUROCRYPT 2024 43rd Annual International Conference on the Theory and Applications of Cryptographic Techniques, Zurich, Switzerland, May 26-30, 2024, Proceedings, Part III, volume 14653 of Lecture Notes in Computer Science, pages 160–187. Springer, 2024.
- Saa24. Markku-Juhani O. Saarinen. Accelerating SLH-DSA by two orders of magnitude with a single hash unit. *IACR Cryptol. ePrint Arch.*, page 367, 2024. To appear in CRYPTO 2024, August, 2024.
- SAW<sup>+</sup>23. Michael Schmid, Dorian Amiet, Jan Wendler, Paul Zbinden, and Tao Wei. Falcon takes off A hardware implementation of the falcon signature scheme. *IACR Cryptol. ePrint Arch.*, page 1885, 2023.

- SMA<sup>+</sup>24. Oussama Sayari, Soundes Marzougui, Thomas Aulbach, Juliane Krämer, and Jean-Pierre Seifert. Hamayo: A fault-tolerant reconfigurable hardware implementation of the MAYO signature scheme. In Romain Wacquez and Naofumi Homma, editors, Constructive Side-Channel Analysis and Secure Design 15th International Workshop, COSADE 2024, Gardanne, France, April 9-10, 2024, Proceedings, volume 14595 of Lecture Notes in Computer Science, pages 240–259. Springer, 2024.
- SWM<sup>+</sup>10. Abdulhadi Shoufan, Thorsten Wink, H. Gregor Molter, Sorin A. Huss, and Eike Kohnert. A novel cryptoprocessor architecture for the mceliece public-key cryptosystem. *IEEE Trans. Computers*, 59(11):1533–1546, 2010.
- TDJ<sup>+</sup>22. Gang Tang, Dung Hoang Duong, Antoine Joux, Thomas Plantard, Youming Qiao, and Willy Susilo. Practical post-quantum signature schemes from isomorphism problems of trilinear forms. In Orr Dunkelman and Stefan Dziembowski, editors, EUROCRYPT 2022, Part III, volume 13277 of LNCS, pages 582–612. Springer, Heidelberg, May / June 2022.
- TYD<sup>+</sup>11. Shaohua Tang, Haibo Yi, Jintai Ding, Huan Chen, and Guomin Chen. High-speed hardware implementation of rainbow signature on fpgas. In Bo-Yin Yang, editor, Post-Quantum Cryptography, pages 228–243, Berlin, Heidelberg, 2011. Springer Berlin Heidelberg.
- WJW<sup>+</sup>19. Wen Wang, Bernhard Jungk, Julian Wälde, Shuwen Deng, Naina Gupta, Jakub Szefer, and Ruben Niederhagen. XMSS and embedded systems. In Kenneth G. Paterson and Douglas Stebila, editors, *SAC 2019*, volume 11959 of *LNCS*, pages 523–550. Springer, Heidelberg, August 2019.
- WSN16. Wen Wang, Jakub Szefer, and Ruben Niederhagen. Solving large systems of linear equations over GF(2) on fpgas. In Peter M. Athanas, René Cumplido, Claudia Feregrino, and Ron Sass, editors, International Conference on Re-ConFigurable Computing and FPGAs, ReConFig 2016, Cancun, Mexico, November 30 Dec. 2, 2016, pages 1–7. IEEE, 2016.
- WSN17. Wen Wang, Jakub Szefer, and Ruben Niederhagen. FPGA-based key generator for the niederreiter cryptosystem using binary goppa codes. In Wieland Fischer and Naofumi Homma, editors, CHES 2017, volume 10529 of LNCS, pages 253–274. Springer, Heidelberg, September 2017.
- ZZC<sup>+</sup>23. Yihong Zhu, Wenping Zhu, Chen Chen, Min Zhu, Zhengdong Li, Shaojun Wei, and Leibo Liu. Mckeycutter: A high-throughput key generator of classic mceliece on hardware. In 60th ACM/IEEE Design Automation Conference, DAC 2023, San Francisco, CA, USA, July 9-13, 2023, pages 1–6. IEEE, 2023.
- ZZL<sup>+</sup>23. Yihong Zhu, Wenping Zhu, Chongyang Li, Min Zhu, Chenchen Deng, Chen Chen, Shuying Yin, Shouyi Yin, Shaojun Wei, and Leibo Liu. Repqc: A 3.4-uj/op 48-kops post-quantum crypto-processor for multiple-mathematical problems. *IEEE Journal of Solid-State Circuits*, 58(1):124–140, 2023.

# Appendix



Fig. 3: High-level design overview of the MEDS signing operation.



Fig. 4: Hardware design of the matrix multiplication module.



Fig. 5: Hardware design of the  $\pi$  module.



Fig. 6: Systemizer module with  $p_{\rm sys}$  vector ALUs of width  $p_{\rm sys}.$ 



Fig. 7: SeedTree module architecture with SHAKE256.

### **Algorithm 1:** MEDS sign (from [CNP+23a])

```
Input: secret key sk \in \mathcal{B}^{\ell_{sk}}, message msg \in \mathcal{B}^{\ell_{msg}}
            Output: signed message \mathsf{msg}_{\mathsf{sig}} \in \mathcal{B}^{\ell_{\mathsf{sig}} + \ell_{\mathsf{msg}}}
    1 f_{sk} \leftarrow \ell_{sec\_seed};
    2 \sigma_{\mathbf{G}_0} \leftarrow \mathsf{sk}[f_{\mathsf{sk}}, f_{\mathsf{sk}} + \ell_{\mathsf{pub\_seed}} - 1];
    3 f_{\rm sk} \leftarrow f_{\rm sk} + \ell_{\rm pub\_seed};
    4 \mathbf{G}_0 \in \mathbb{F}_{\sigma}^{k \times mn} \leftarrow \mathsf{ExpandSystMat}(\sigma_{\mathbf{G}_0});
    \begin{array}{ll} \mathbf{5} \ \ \mathbf{forall} \ i \in \{1, \dots, s-1\} \ \mathbf{do} \\ \mathbf{6} \ \ \ \middle| \ \ \mathbf{A}_i^{-1} \in \mathbb{F}_q^{m \times m} \leftarrow \mathsf{Decompress}(\mathsf{sk}[f_{\mathsf{sk}}, f_{\mathsf{sk}} + \ell_{\mathbb{F}_q^m \times m}], m, m); \end{array}
             f_{\mathsf{sk}} \leftarrow f_{\mathsf{sk}} + \ell_{\mathbb{F}_{a}^{m \times m}};
   \begin{array}{ll} \mathbf{8} \ \ \mathbf{forall} \ i \in \{1, \dots, s-1\} \ \mathbf{do} \\ \mathbf{9} \quad \big| \quad \mathbf{B}_i^{-1} \in \mathbb{F}_q^{n \times n} \leftarrow \mathsf{Decompress}(\mathsf{sk}[f_{\mathsf{sk}}, f_{\mathsf{sk}} + \ell_{\mathbb{F}_q^{n \times n}}], n, n); \end{array}
                      f_{\mathsf{sk}} \leftarrow f_{\mathsf{sk}} + \ell_{\mathbb{F}^n \times n};
 11 \delta \in \mathcal{B}^{\ell_{\mathsf{sec\_seed}}} \leftarrow \mathsf{Randombytes}(\ell_{\mathsf{sec\_seed}});
12 \rho \in \mathcal{B}^{\ell_{\mathsf{tree.seed}}}, \alpha \in \mathcal{B}^{\ell_{\mathsf{salt}}} \leftarrow \mathsf{XOF}(\delta, \ell_{\mathsf{tree.seed}}, \ell_{\mathsf{salt}});
13 \sigma_0, \ldots, \sigma_{t-1} \in \mathcal{B}^{\ell_{\mathsf{tree\_seed}}} \leftarrow \mathsf{SeedTree}_t(\rho, \alpha);
 14 forall i \in \{0, ..., t-1\} do
                       \sigma_i' \in \mathcal{B}^{\ell_{\mathsf{salt}} + \ell_{\mathsf{tree\_seed}} + 4} \leftarrow \left( \alpha | \sigma_i | \mathsf{ToBytes}(2^{1 + \lceil \log_2(t) \rceil} + i, 4) \right);
 15
                       \sigma_{\tilde{\mathbf{A}}_i}, \sigma_{\tilde{\mathbf{B}}_i} \in \mathcal{B}^{\ell_{\text{pub\_seed}}}, \sigma_i \in \mathcal{B}^{\ell_{\text{tree\_seed}}} \leftarrow \mathsf{XOF}(\sigma_i', \ell_{\text{pub\_seed}}, \ell_{\text{pub\_seed}}, \ell_{\text{tree\_seed}});
 16
                        \tilde{\mathbf{A}}_i \in \mathrm{GL}_m(q) \leftarrow \mathsf{ExpandInvMat}(\sigma_{\tilde{\mathbf{A}}_i}, m);
 17
                       \tilde{\mathbf{B}}_i \in \mathrm{GL}_n(q) \leftarrow \mathsf{ExpandInvMat}(\sigma_{\tilde{\mathbf{B}}_i}, n);
 18
                       \begin{split} \tilde{\mathbf{G}}_i \in \mathbb{F}_q^{k \times mn} \leftarrow \pi_{\tilde{\mathbf{A}}_i, \tilde{\mathbf{B}}_i}(\mathbf{G}_0); \\ \tilde{\mathbf{G}}_i \in \mathbb{F}_q^{k \times mn} \cup \{\bot\} \leftarrow \mathsf{SF}(\tilde{\mathbf{G}}_i); \end{split}
 19
 20
                        if \tilde{\mathbf{G}}_i = \bot then
 21
                         goto line 15;
 22
23 d \in \mathcal{B}^{\ell_{\mathsf{digest}}} \leftarrow
                \mathsf{H}(\mathsf{Compress}(\tilde{\mathbf{G}}_0[;k,mn-1]) \mid \dots \mid \mathsf{Compress}(\tilde{\mathbf{G}}_{t-1}[;k,mn-1]) \mid \mathsf{msg});
24 h_0, \ldots, h_{t-1} \in \{0, \ldots, s-1\} \leftarrow \mathsf{ParseHash}_{s,t,w}(d);
25 f_v \leftarrow 0;
26 forall i \in \{0, \dots, t-1\} do
                        if h_i > 0 then
 27
                                \begin{aligned} & \mu_{i} \in \mathbb{F}_{q}^{m \times m} \leftarrow \tilde{\mathbf{A}}_{i} \cdot \mathbf{A}_{h_{i}}^{-1}; \\ & \nu_{i} \in \mathbb{F}_{q}^{n \times n} \leftarrow \mathbf{B}_{h_{i}}^{-1} \cdot \tilde{\mathbf{B}}_{i}; \\ & v_{f_{v}} \in \mathcal{B}^{\ell_{\mathbb{F}_{q}^{m \times m}} + \ell_{\mathbb{F}_{q}^{n \times n}}} \leftarrow (\mathsf{Compress}(\mu_{i}) \, | \, \mathsf{Compress}(\nu_{i})); \end{aligned}
 28
 29
 30
                                  f_v \leftarrow f_v + 1;
\mathbf{32} \;\; p \in \mathcal{B}^{\ell_{\mathsf{path}}} \leftarrow \mathsf{SeedTreeToPath}_t(h_0, \dots, h_{t-1}, \rho, \alpha);
\textbf{33 return } \mathsf{msg}_{\mathsf{sig}} \in \mathcal{B}^{w(\ell_{\mathbb{F}_q^m \times m} + \ell_{\mathbb{F}_q^n \times n}) + \ell_{\mathsf{path}} + \ell_{\mathsf{digest}} + \ell_{\mathsf{salt}} + \ell_{\mathsf{msg}} = \ell_{\mathsf{sig}} + \ell_{\mathsf{msg}}} =
                (v_0 \mid \ldots \mid v_{w-1} \mid p \mid d \mid \alpha \mid \mathsf{msg});
```

### **Algorithm 2:** MEDS verify (adapted from [CNP<sup>+</sup>23a])

```
Input: public key pk \in \mathcal{B}^{\ell_{pk}}, signed message msg_{sig} \in \mathcal{B}^{\ell_{sig} + \ell_m}
        Output: message \mathsf{msg} \in \mathcal{B}_m^{\ell} or \bot
   1 \sigma_{\mathbf{G}_0} \leftarrow \mathsf{pk}[0, \ell_{\mathsf{pub\_seed}} - 1];
   2 \mathbf{G}_0 \in \mathbb{F}_q^{k \times mn} \leftarrow \mathsf{ExpandSystMat}(\sigma_{\mathbf{G}_0});
  3 f_{pk} \leftarrow \ell_{pub\_seed};
  4 forall i \in \{1, \dots, s-1\} do
               \mathbf{G}_i \in \mathbb{F}_q^{k \times mn} \leftarrow \mathsf{DecompressG}(\mathsf{pk}[f_{\mathsf{pk}}, f_{\mathsf{pk}} + \ell_{G_i}]);
  \mathbf{7} \;\; p \in \mathcal{B}^{\ell_{\mathsf{path}}} \leftarrow \mathsf{msg}_{\mathsf{sig}}[\ell_{\mathsf{sig}} - \ell_{\mathsf{digest}} - \ell_{\mathsf{salt}} - \ell_{\mathsf{path}}, \ell_{\mathsf{sig}} - \ell_{\mathsf{digest}} - \ell_{\mathsf{salt}} - 1];
  8 d \in \mathcal{B}^{\ell_{\mathsf{digest}}}, \alpha \in \mathcal{B}^{\ell_{\mathsf{salt}}}, \mathsf{msg} \in \mathcal{B}^* \leftarrow
            \mathsf{msg}_{\mathsf{sig}}[\ell_{\mathsf{sig}} - \ell_{\mathsf{digest}} - \ell_{\mathsf{salt}}, \ell_{\mathsf{sig}} - \ell_{\mathsf{salt}} - 1], \mathsf{msg}_{\mathsf{sig}}[\ell_{\mathsf{sig}} - \ell_{\mathsf{salt}}, \ell_{\mathsf{sig}} - 1], \mathsf{msg}_{\mathsf{sig}}[\ell_{\mathsf{sig}}, ];
  9 h_0, ..., h_{t-1} \in \{0, ..., s-1\} \leftarrow \mathsf{ParseHash}_{s,t,w}(d);
10 \sigma_0, \ldots, \sigma_{t-1} \in \mathcal{B}^{\ell_{\mathsf{tree\_seed}}} \leftarrow \mathsf{PathToSeedTree}_t(h_0, \ldots, h_{t-1}, p, \alpha);
11 f_{m_s} \leftarrow 0;
12 forall i \in \{0, ..., t-1\} do
                  if h_i > 0 then
13
                            \mu_i \in \mathbb{F}_q^{m \times m} \leftarrow \mathsf{Decompress}(\mathsf{msg}_{\mathsf{sig}}[f_{m_s}, f_{m_s} + \ell_{\mathbb{F}_q^{m \times m}} - 1], m, m);
14
15
                              \mathsf{Decompress}(\mathsf{msg}_{\mathsf{sig}}[f_{m_s} + \ell_{\mathbb{F}_q^m \times m}, f_{m_s} + \ell_{\mathbb{F}_q^m \times m} + \ell_{\mathbb{F}_q^n \times n} - 1], n, n);
                           f_{m_s} \leftarrow f_{m_s} + \ell_{\mathbb{F}_q^m \times m} + \ell_{\mathbb{F}_q^n \times n};
16
                            if \mu_i \notin GL_m(q) or \nu_i \notin GL_n(q) then
17
                              return \perp;
 18
                  else
19
                            \sigma_i' \in \mathcal{B}^{\ell_{\mathsf{salt}} + \ell_{\mathsf{tree}}, \mathsf{seed} + 4} \leftarrow \left( \alpha | \sigma_i | \mathsf{ToBytes}(2^{1 + \lceil \log_2(t) \rceil} + i, 4) \right);
20
                           \sigma_{\hat{\mathbf{A}}_{:}}, \sigma_{\hat{\mathbf{B}}_{:}} \in \mathcal{B}^{\ell_{\text{pub\_seed}}}, \sigma_{i} \overset{\backprime}{\in} \mathcal{B}^{\ell_{\text{tree\_seed}}} \leftarrow \mathsf{XOF}(\sigma'_{i}, \ell_{\text{pub\_seed}}, \ell_{\text{pub\_seed}}, \ell_{\text{tree\_seed}});
21
                           \mu_i \in \mathrm{GL}_m(q) \leftarrow \mathsf{ExpandInvMat}(\sigma_{\mathbf{\hat{A}}_i}, m);
22
                           \nu_i \in \mathrm{GL}_n(q) \leftarrow \mathsf{ExpandInvMat}(\sigma_{\hat{\mathbf{B}}_i}, n);
23
                  \hat{\mathbf{G}}_i \in \mathbb{F}_q^{k \times mn} \leftarrow \pi_{\mu_i, \nu_i}(\mathbf{G}_{h_i});
24
                  \hat{\mathbf{G}}_i \in \mathbb{F}_a^{k \times mn} \cup \{\bot\} \leftarrow \mathsf{SF}(\hat{\mathbf{G}}_i);
25
                  if \hat{\mathbf{G}}_i = \bot then
26
                    return \perp;
27
28 d' \in \mathcal{B}^{\ell_{\mathsf{digest}}} \leftarrow
            \mathsf{H}(\mathsf{Compress}(\hat{\mathbf{G}}_0[;k,mn-1]) \mid \dots \mid \mathsf{Compress}(\hat{\mathbf{G}}_{t-1}[;k,mn-1]) \mid \mathsf{msg});
29 if d = d' then
            return msg;
31 else
                  return \perp;
```

|                           |           | Res                  | ources                |                      | Time            |                      |                 |  |
|---------------------------|-----------|----------------------|-----------------------|----------------------|-----------------|----------------------|-----------------|--|
| Param. Set                | Ar        | ea                   | Me                    | mory                 | Freq.           | Sign                 | Verify          |  |
|                           | (LUT)     | (DSP)                | (FF)                  | (BRAM)               | (MHz)           | (Kcyc)               | (Kcyc)          |  |
|                           |           |                      | Security              | Level I              |                 |                      |                 |  |
| ]                         | Balanced  | $-\{S_1, S_2, S_3\}$ | $S_2, S_3, S_4$       | $, S_{mat} \} =$     | {1, 7, 6,       | , 6, 3}              |                 |  |
| MEDS-9923                 | 24308     | 66                   | 20541                 | 112                  | 116             | 7562                 | 7485            |  |
| MEDS-13220                | 21 680    | 66                   | 19 491                | 70                   | 130             | 1 334                | 1 252           |  |
| High P                    | erformar  |                      |                       | $S_4$ , $S_{mat}$    | $} = \{2, 1$    | 4, 14, 14,           | 3}              |  |
| MEDS-9923                 | 46 842    | 259                  | 44875                 | 193                  | 115             | 3 375                | 3 3 3 3 1       |  |
| MEDS-13220                | 44 080    | 259                  | 43 832                | 151                  | 132             | 591                  | 555             |  |
|                           |           | -                    | Security              | Level III            |                 |                      |                 |  |
|                           |           |                      |                       | $S_{mat}$ =          |                 |                      | 0.505           |  |
| MEDS-41711                | 34 036    | 130                  | 31 243                | 206                  | 123             | 9 820                | 9 5 3 7         |  |
| MEDS-69497                | 33 178    | 130                  | 30 751                | 187                  | 125             | 2 909                | 2531            |  |
|                           |           |                      |                       |                      |                 | 1, 22, 22, 8         |                 |  |
| MEDS-41711                | 80 525    | 601                  | 91 038                | 205                  | 129             | 6 129                | 5 9 5 4         |  |
| MEDS-69497                | 79 653    | 601                  | 90 544                | 186                  | 129             | 1 805                | 1 575           |  |
|                           |           |                      | Security              | Level V              |                 |                      |                 |  |
| Ba                        | alanced – | $\{S_1, S_2\}$       | $S_3, S_4, S_4$       | $S_{mat} \} = \cdot$ | $\{1, 10, 10$   | 0, 12, 5             |                 |  |
| MEDS-134180               | 38332     | 163                  | 39570                 | 285                  | 130             | 11273                | 9 041           |  |
| MEDS-167717               | 38 011    | 163                  | 39 450                | 328                  | 133             | 8 154                | 5 324           |  |
| High P                    | erformar  | $ce - \{S$           | $S_1, S_2, S_3,$      | $S_4$ , $S_{mat}$    | $} = \{2, 1$    | 5, 14, 15, 8         | 8}              |  |
| MEDS-134180               | 61595     | 337                  | 60975                 | 290                  | 127             | 5489                 | 4570            |  |
| MEDS-167717               | 60 620    | 337                  | 60 898                | 288                  | 131             | 3 862                | 2 700           |  |
|                           |           |                      | Unified               | Design               |                 |                      |                 |  |
| Ba                        | alanced – | $\{S_1, S_2\}$       | $, S_3, S_4,$         | $S_{mat} \} = \cdot$ | $\{1, 10, 10$   | 0, 12, 5             |                 |  |
| MEDS-9923                 |           |                      |                       |                      |                 | 5 228                | 5 151           |  |
| MEDS-13220                |           |                      |                       |                      |                 | 943                  | 861             |  |
| MEDS-41711                | 44818     | 163                  | 43163                 | 344.5                | 113             | 13 416               | 13 119          |  |
| MEDS-69497<br>MEDS-134180 |           |                      |                       |                      |                 | 3870 $11273$         | 3471 $9040$     |  |
| MEDS-167717               |           |                      |                       |                      |                 | 8 154                | 5 323           |  |
|                           | Conformor | 200 [6               | . C. C.               | Q. Q                 | ) — (2 1        |                      |                 |  |
| MEDS-9923                 | eriormai  | ice – {S             | $_{1},  _{2},  _{3},$ | 54, Smat             | $\} = \{2, 1\}$ | 4, 14, 14, 4<br>3375 | <b>4}</b> 3 331 |  |
| MEDS-3323<br>MEDS-13220   |           |                      |                       |                      |                 | 591                  | 555             |  |
| MEDS-41711                |           |                      |                       |                      |                 | 10206                | 10 118          |  |
| MEDS-69497                | 72888     | 273                  | 63453                 | 386.5                | 113             | 2709                 | 2599            |  |
| MEDS-134180               |           |                      |                       |                      |                 | 11 096               | 10 680          |  |
| MEDS-167717               |           |                      |                       |                      |                 | 6789                 | 6 264           |  |
|                           |           |                      |                       | e Impleme            |                 |                      |                 |  |
|                           | on an AN  | AD Ryz               | en 7 PR               | O 5850U (            | CPU [CNF        | P+23a]               |                 |  |
| MEDS-9923                 | _         | _                    | _                     | _                    | 1 900           | 518050               | 515580          |  |
| ${\rm MEDS\text{-}}13220$ |           |                      | _                     | _                    | 1900            | 88900                | 87480           |  |
| MEDS-41711                | _         | _                    | _                     | _                    | 1900            | 1467000              | 1461970         |  |
| MEDS-55604                | _         | _                    | _                     | _                    | 1 900           | 387270               | 380 700         |  |
| MEDS-134180               | _         | _                    | _                     | _                    | 1 900           | 1 629 840            | 1612570         |  |
| MEDS-167717               | _         | _                    | _                     | _                    | 1 900           | 961 800              | 938 890         |  |

Table 9: Comparison of the time and area for our Sign and Verify modules targeting Xilinx Artix 7 (xc7a200t) FPGA. (In the time-area column,  $t_s$  is the time for sign,  $t_v$  the time for verify.)

| Design                                                                                           | Algorithm                                              | FPGA                                 | f-max (MHz)              | Sign<br>(ms)      | Veify (ms)     | $\frac{\mathbf{Resources}}{(\mathrm{logic/FF/DSP/BR})}$        |
|--------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------|--------------------------|-------------------|----------------|----------------------------------------------------------------|
| [BCH <sup>+</sup> 23]<br>[BCH <sup>+</sup> 23]                                                   | $ m ov	ext{-}Ip	ext{-}pkc \ ov	ext{-}V	ext{-}pkc+skc$  | XC7A200T<br>XC7A200T                 | 100<br>100               | $0.08 \\ 28.57$   | 0.69<br>3.93   | 37k/25k/2/81<br>83k/41k/4/359                                  |
| [SMA <sup>+</sup> 24]                                                                            | MAYO 1                                                 | Arm/Zynq-7020                        | 100                      | 28.60             | 0.05           | 21k/13k/11/129                                                 |
| [HSK <sup>+</sup> 23]                                                                            | MAYO 1                                                 | Artix-7                              | 75                       | 0.43              |                | 106k/38k/2/45.5                                                |
| [DHSY24]                                                                                         | SDitH L1 GF256                                         | XC7A200T                             | 164                      | 41.00             | 52.90          | 17k/9k/0/164.5                                                 |
| [DHSY24]                                                                                         | SDitH L3 GF251                                         | XC7A200T                             | 164                      | 276.10            | 183.60         | 34k/31k/472/521.5                                              |
| [dPRS23]                                                                                         | Raccoon-128 2 shares                                   | RISC-V/XC7A100T                      | 78                       | 30.70             | 18.40          | 10k/4k/3/—                                                     |
| [dPRS23]                                                                                         | Raccoon-128 32 shares                                  | RISC-V/XC7A100T                      | 78                       | 284.10            | 17.86          |                                                                |
| $\overline{[\text{WJW}^+19]}$                                                                    | XMSS SHA256 $h = 10$                                   | RISC-V/Cyclone V                     | 145                      | 9.95              | 5.80           | 7k/10k/—/145                                                   |
| [LSG21]<br>[BNG21]                                                                               | Dilithium-III F<br>Dilithium-V                         | XC7A100T<br>Artix-7                  | $\frac{145}{116}$        | $0.85 \\ 0.21$    | $0.23 \\ 0.12$ | 30k/11k/45/21<br>53k/28k/16/29                                 |
| [Saa24]                                                                                          | SLH-DSA-SHAKE-128f                                     | RISC-V/XC7A100T                      | 100                      | 49.00             | 4.40           | 14k/—/—/—                                                      |
| [Saa24]                                                                                          | SLH-DSA-SHA2-256s                                      | RISC-V/XC7A100T                      | 100                      | 69 620.10         | 8.90           |                                                                |
| [ALCZ20]                                                                                         | SPHINCS+-128f-simple                                   | XC7A100T                             | 250                      | 1.01              | 0.16           | 48k/73k/1/11.5                                                 |
| [ALCZ20]                                                                                         | SPHINCS+-256s-robust                                   | XC7A100T                             | 250                      | 36.10             | 0.20           | 50k/76k/1/30                                                   |
| [SAW <sup>+</sup> 23]<br>[SAW <sup>+</sup> 23]<br>[SAW <sup>+</sup> 23]<br>[SAW <sup>+</sup> 23] | Falcon-512<br>Falcon-512<br>Falcon-1024<br>Falcon-1024 | ZCU104<br>ZCU104<br>ZCU104<br>ZCU104 | 188<br>214<br>188<br>214 | 4.20<br>—<br>8.70 |                | 23k/26k/101/23<br>12k/8k/15/13<br>45k/41k/182/37<br>13k/9k/2/4 |

Table 10: Existing FPGA-based hardware implementations of various PQC signature schemes. For the listed related work, if the prior work implemented different variants of an algorithm, the fastest design is listed. The "—" indicates that the corresponding parameter was not specified or not implemented.