# PolarFire FPGA Auto Update and In-Application Programming Application Note



**AN4660** 

#### Introduction (Ask a Question)

PolarFire® FPGAs support the Serial Peripheral Interface (SPI) Initiator Programming mode for auto update and In-Application Programming (IAP). In this programming mode, the programming images are stored in an external SPI Flash memory.

- Auto update: On power-up, if the version of the update image is different from the current programmed version, the System Controller reads the update image bitstream from the external SPI Flash memory and programs the device.
- IAP: The user application initiates the program action and the System Controller reads the bitstream from the external SPI Flash memory to program the device.

The System Controller supports fetching programming images from the SPI Flash device based on the Index value or direct addressing. The SPI directory contains the start addresses of the programming images.

The following components of the PolarFire devices are programmable:

- FPGA fabric
- Secure non-volatile memory (sNVM)
- User security settings (keys, passcodes, and locks)

# **Table of Contents**

| Int | ntroduction                                                                              | 1      |  |  |  |  |
|-----|------------------------------------------------------------------------------------------|--------|--|--|--|--|
| 1.  | Overview                                                                                 |        |  |  |  |  |
|     | 1.1. PF_SYSTEM_SERVICES Overview                                                         |        |  |  |  |  |
|     | 1.2. Design Requirements                                                                 |        |  |  |  |  |
|     | 1.3. Prerequisites                                                                       |        |  |  |  |  |
|     | 1.4. Demo Design                                                                         |        |  |  |  |  |
|     | 1.5. Instantiating MiV ESS Core                                                          |        |  |  |  |  |
|     | 1.6. Clocking Structure                                                                  |        |  |  |  |  |
| 2.  | Libero Design Flow                                                                       | 15     |  |  |  |  |
|     | 2.1. Synthesis                                                                           | 16     |  |  |  |  |
|     | 2.2. Place and Route                                                                     | 16     |  |  |  |  |
|     | 2.3. Verify Timing                                                                       | 17     |  |  |  |  |
|     | 2.4. Generate FPGA Array Data                                                            | 17     |  |  |  |  |
|     | 2.5. Configure Design Initialization Data and Memories                                   | 17     |  |  |  |  |
|     | 2.6. Configure Programming Options                                                       | 20     |  |  |  |  |
|     | 2.7. Generate Bitstream                                                                  | 20     |  |  |  |  |
|     | 2.8. Generating the SPI programming Images                                               | 20     |  |  |  |  |
|     | 2.9. Export FlashPro Express Job                                                         | 21     |  |  |  |  |
|     | 2.10. Programming the Device on the Evaluation Board                                     | 22     |  |  |  |  |
| 3.  | Serial Terminal Emulation Program Setup                                                  | 24     |  |  |  |  |
| 4.  | Running the Demo                                                                         | 26     |  |  |  |  |
|     | 4.1. Programming On-board SPI Flash Using Libero                                         | 27     |  |  |  |  |
|     | 4.2. Running Auto Update                                                                 | 28     |  |  |  |  |
|     | 4.3. Running Authentication                                                              | 28     |  |  |  |  |
|     | 4.4. Running Auto Programming                                                            | 29     |  |  |  |  |
|     | 4.5. Running IAP                                                                         | 30     |  |  |  |  |
| 5.  | . Appendix 1: Programming On-board SPI Flash using the Fabric Logic through the Host Log | ader31 |  |  |  |  |
| 6.  | . Appendix 2: Programming the Device and External SPI Flash Using FlashPro Express       | 33     |  |  |  |  |
| 7.  | . Appendix 3: Running the TCL Script                                                     | 36     |  |  |  |  |
| 8.  | . Appendix 4: References                                                                 | 37     |  |  |  |  |
| 9.  | . Revision History                                                                       | 38     |  |  |  |  |
| Mic | licrochip FPGA Support                                                                   | 39     |  |  |  |  |
|     | licrochip Information                                                                    |        |  |  |  |  |
|     |                                                                                          |        |  |  |  |  |
|     | TrademarksLegal Notice                                                                   |        |  |  |  |  |
|     | Microchip Devices Code Protection Feature                                                |        |  |  |  |  |
|     |                                                                                          |        |  |  |  |  |



#### 1. Overview (Ask a Question)

This application notes explains how to use the accompanying design to demonstrate the auto update and IAP features on the PolarFire Evaluation board.

The on-board 1 GB Micron SPI Flash device is connected to System Controller SPI which is programmed using the fabric logic or Libero® SoC software.

This application note includes the Mi-V soft processor, which initiates the system service requests for the device programming and enables the PF\_SYSTEM\_SERVICES core to access the System Controller. For more information about the design implementation, and the necessary blocks and IP cores instantiated in Libero SoC, see Demo Design.

This design is programmed using any of the following options:

- Using the pre-generated .job file: To program the device using the .job file provided along with the design, see Appendix 2: Programming the Device and External SPI Flash Using FlashPro Express.
- Using Libero SoC: To program the device using Libero SoC, see Libero Design Flow.



**Important:** This design can be used as reference to build a fabric design with programming features.

### 1.1. PF SYSTEM SERVICES Overview (Ask a Question)

The System Controller actions are initiated by the fabric logic through the System Service Interface (SSI) of the System Controller. The fabric logic requires PF\_SYSTEM\_SERVICES for initiating the system services. A service request interrupt, to the System Controller, is triggered when the fabric user logic writes a 16-bit system service descriptor to the SSI. The lower seven bits of the descriptor specifies the service to be performed. The upper nine bits specify the address offset (0–511) in the 2 KB mailbox RAM. The mailbox address specifies the service-specific data structure used for any additional inputs or outputs for the service. The fabric logic must write additional parameters to the mailbox before requesting a system service. The following table lists the system service descriptor bits.

**Table 1-1.** System Services Descriptor

| Descriptor Bit | Value     |  |
|----------------|-----------|--|
| 15:7           | MBOXADDR  |  |
| 6:0            | SERVICEID |  |

SSI consists of an asynchronous command-response interface that transfers a system service command from the fabric initiator to the System Controller and the status from the System Controller to the fabric initiator. The following figure shows how the PF\_SYSTEM\_SERVICES Interfaces with the fabric logic.



Figure 1-1. PF\_SYSTEM\_SERVICES IP Interfacing with Fabric User Logic



# 1.2. Design Requirements (Ask a Question)

The following table lists the hardware and software requirements for this design.

Table 1-2. Design Requirements

| Requirements                                                                     | Description                             |  |  |
|----------------------------------------------------------------------------------|-----------------------------------------|--|--|
| Hardware Requirements                                                            |                                         |  |  |
| PolarFire <sup>®</sup> Evaluation Kit<br>(MPF300TS-1FCG1152I-EVAL-KIT)           | Rev D or later                          |  |  |
| Host PC                                                                          | _                                       |  |  |
| Software Requirements                                                            |                                         |  |  |
| FlashPro Express See the readme.txt file provided in the design files for all so |                                         |  |  |
| Libero® SoC                                                                      | needed to create this reference design. |  |  |
| SoftConsole                                                                      |                                         |  |  |
| Serial Terminal Emulation Program                                                | PuTTY or HyperTerminal                  |  |  |
| Operating System                                                                 | Windows® 10                             |  |  |



#### Important:

- Any serial terminal emulation program can be used. PuTTY is used in this application note.
- Libero SmartDesign and configuration screen shots shown in this application note are for illustration purpose only. to For the latest updates open the Libero design.



#### 1.3. Prerequisites (Ask a Question)

Before you begin, ensure that the following components are in place:

- 1. For information about the Evaluation kit, see PolarFire Evaluation Kit (MPF300TS-1FCG1152I-EVAL-KIT).
- 2. Download the demo design files from PolarFire FPGA Auto Update and In-Application Programming Design Files.
- 3. Download and install Libero SoC from the following link: Libero SoC Documentation.

#### 1.4. Demo Design (Ask a Question)

The following steps describe the data flow in the design:

- 1. The host PC sends the system service requests to UART in Mi-V ESS through the UART Interface.
- 2. The Mi-V soft processor initializes the System Controller using the PF\_SYSTEM\_SERVICES and sends the requested system service command to the System Controller.
- 3. The System Controller executes the system service command by reading the bitstream images from the external SPI Flash and sends the relevant response to the PF\_SYSTEM\_SERVICES over the mailbox interface.
- 4. The Mi-V processor receives the service response and forwards the data to the UART interface.

The following figure shows the block diagram of the PolarFire programming design.

Figure 1-2. PolarFire Programming Design Block Diagram



To initiate an auto update or IAP system service request, the on-board SPI Flash must be programmed with programming images. The fabric logic interfaces to the on-board SPI Flash using the SPI controller and PF\_SPI macro. When the System Controller's SPI is enabled and configured as master, the System Controller hands over the control of the SPI to the fabric on device power-up. The fabric logic programs the on-board SPI Flash with Flash directory and programming images using the UART interface. The programming images are transferred from the host PC using SPI Flash loader (spi loader.exe).

The on-board SPI Flash is programmed using fabric logic as shown in the following figure. For more information, see Appendix 1: Programming On-board SPI Flash using the Fabric Logic through the Host Loader.



Figure 1-3. Accessing On-board SPI Flash Using Fabric



The following figure shows the SPI Flash memory with directory and programming images.

Figure 1-4. SPI Flash Memory



When System Controller receives programming or authentication system service from fabric user logic, the System Controller fetches the programming images from the on-board SPI Flash to execute the service request. In this application note, the following system services are initiated on user request:



- · Bitstream authentication
- IAP image authentication
- Auto update
- IAP

For more information about the preceding services, see the PolarFire FPGA and PolarFire SoC FPGA Programming User Guide.

#### 1.4.1. Design Implementation (Ask a Question)

The following figure shows the top-level Libero design of the PolarFire system services design.

Figure 1-5. Top Level Libero Design



The following table lists the important I/O signals of the design.

Table 1-3. Input and Output Signals

| Signal        | Description                                            |
|---------------|--------------------------------------------------------|
| REF_CLK_0     | Input 50 MHz clock from the on-board 50 MHz oscillator |
| resetn        | On-board reset push-button for the PolarFire device    |
| UART_RX       | Input signals received from the serial UART terminal   |
| UART_TX       | Output signals transmitted to the serial UART terminal |
| GPIO_OUT[3:0] | On-board LED outputs                                   |
| GPIO_IN[3:0]  | To interface on-board DIP switches                     |

#### 1.4.1.1. PF\_INIT\_MONITOR (Ask a Question)

The PolarFire Initialization Monitor gets the status of device initialization. In PF\_INIT\_MONITOR configurator, under **Bank Monitor** tab, ensure that all the calibration status pins are deselected, and then select "Enable Bank6 VDDI status pin (BANK\_6\_VDDI\_STATUS)" as shown in the following figure.



Figure 1-6. PF\_INIT\_MONITOR Configuration



#### 1.4.1.2. PF\_CCC\_0 Configuration (Ask a Question)

The PolarFire Clock Conditioning Circuitry (CCC) block takes an input clock of 50 MHz from the on-board oscillator and generates a 83.33 MHz fabric clock to the Mi-V processor subsystem and other peripherals. The following figures show the input and output clock configurations.



Figure 1-7. PF\_CCC\_0 Input Clock Configuration



Figure 1-8. PF\_CCC\_0 Output Clock Configuration



## 1.4.1.3. Mi-V Soft Processor Configuration (Ask a Question)

The Mi-V soft processor default Reset Vector Address value is 0x8000\_0000. After the device reset, the processor executes the application from TCM, which is mapped to 0x8000\_0000. Hence, the Reset Vector Address is set to 0x8000\_0000, as shown in the following figure.

TCM is the main memory of the Mi-V processor. It gets initialized with the user application from sNVM.

In the Mi-V processor memory map, the 0x8000\_0000 to 0x8000\_FFFF address range is defined for TCM memory interface and the 0x6000\_0000 to 0x6FFF\_FFFF address range is defined for APB interface.



Figure 1-9. Mi-V Configuration



**Memory depth**: This field is set to 16384 words to accommodate an application of up to 64 KB into TCM. The present application is below 50 KB, so this fits into either sNVM or  $\mu$ PROM. In this design, sNVM is selected as data storage client, as shown in the following figure.



Figure 1-10. Mi-V RV32 Configuration



#### 1.4.1.4. CoreSPI Configuration (Ask a Question)

The CoreSPI is used to program the external SPI Flash using Mi-V processor. PF\_SPI macro interfaces the fabric logic to the external SPI Flash, which is connected to System Controller.

- APB Data Width: Select 32 as APB data width in the design. The default value is 8.
- **Mode**: Select Motorola Mode (default) as the target SPI target supports Motorola mode. **Mode 3** is selected under **Motorola Configuration**.
- Frame Size: Enter 8. The default value is 4.
- FIFO Depth: Enter 32 to store maximum frames (Tx and Rx) in FIFO. The default value is 4.
- Clock Rate: Enter 16. The default value is 8.
   The SPI clock becomes system clock/ 2\*(16+1).
- Keep SSEL active: Enabled to keep the target peripheral active between back-to-back data transfers.

The following figure shows the CoreSPI configurator.



Figure 1-11. CoreSPI Configuration



# 1.5. Instantiating MiV ESS Core (Ask a Question)

To instantiate the MiV ESS core, perform the following steps:

- 1. From the Catalog, drag the MiV ESS IP core to SmartDesign.
- 2. In the Create Component dialog box, enter MIV\_ESS\_CO as the component name, and click OK.
- 3. In the **MiV ESS Configurator** screen, perform the following configurations:
  - a. Navigate to **General** tab, and make sure that the configurations are same as shown in the following figure.
    - i. Deselect Bootstrap
    - ii. Select the following peripherals: **GPIO** and **UART** and deselect all others.

Figure 1-12. General Configurator



- b. Navigate to **APB** tab, and make sure that the configurations are same as shown in the following figure.
  - i. Select APB Mirrored I/F
  - ii. External APB Target: Slot 3 and Slot 4



Figure 1-13. APB Configurator



c. Navigate to **GPIO** tab, and make sure that the configurations are same as shown in the following figure.

Figure 1-14. GPIO Configurator



d. Navigate to **UART** tab, and make sure that the configurations are same as shown in the following figure.



Figure 1-15. UART Configurator



4. To generate the component, click **OK**.

## 1.6. Clocking Structure (Ask a Question)

The following figure shows the clocking structure of this design. This design uses a 83.33 MHz system clock for configuring the APB peripherals.

Figure 1-16. Clocking Structure





# 2. Libero Design Flow (Ask a Question)

The Libero design flow involves running the following processes in the Libero SoC.



#### Important:

- To initialize the TCM in PolarFire using the System Controller, a local parameter l\_cfg\_hard\_tcm0\_en, in the miv\_rv32\_subsys\_pkg.v file must be changed to 1'b1 prior to synthesis. For more information, see the 2.7 TCM section in the MIV\_RV32 Handbook. This user guide can be downloaded from the Libero SoC Catalog.
- In case any error is observed related to address space access issue, ensure to
  perform this step: Navigate to Project > Project settings > SmartDesign, and
  then Enable "Downgrade memory map generation DRC errors to warnings"
  as shown in the following figure.

Figure 2-1. Project Settings





The following figure shows these options in the **Design Flow** tab.

Figure 2-2. Libero Design Flow Options



#### 2.1. Synthesis (Ask a Question)

To synthesize the design, perform the following steps:

- In the **Design Flow** window, double-click **Synthesis**.
   When the synthesis is successful, a green tick mark appears as shown in Figure 2-2.
- 2. To view the synthesis report and log files on the **Reports** tab, then right-click **Synthesis**, and click **View Report**.



- Set the correct tool profile before you start Synthesis.
- top.srr and the top\_compile\_netlist.log files are recommended to be viewed for debugging synthesis and compile errors.

#### 2.2. Place and Route (Ask a Question)

The Place and Route process requires the I/O, the timing, and the floor planner constraints. This design includes the following constraint files in the **Constraint Manager** window:

- The io constraints.pdc file for the I/O assignments
- The top\_derived\_constaints.sdc file for timing constraints



• The timing user constraints.sdc file for creating the JTAG clock with 30 MHz frequency

To Place and Route, perform the following step:

 In the Design Flow window, double-click Place and Route. When place and route is successful, a green tick mark appears next to Place and Route.



Important: The top place and route constraint coverage.xml file is recommended to be viewed for place and route constraint coverage.

#### Resource Utilization (Ask a Question) 2.2.1.

The resource utilization report is written to the top layout log.log file in the Reports tab > Top reports > Place and Route. It lists the resource utilization of the design after place and route. These values may vary slightly for different Libero runs, settings, and seed values.

Table 2-1. Resource Utilization—Evaluation Board

| Туре          | Used  | Total  | Percentage |  |
|---------------|-------|--------|------------|--|
| 4LUT          | 10463 | 299544 | 3.49       |  |
| DFF           | 3895  | 299544 | 1.30       |  |
| I/O Register  | 0     | 510    | 0.00       |  |
| Logic Element | 10463 | 299544 | 3.49       |  |

#### 2.3. Verify Timing (Ask a Question)

To verify timing, perform the following steps:

- 1. In the **Design Flow** window, double-click **Verify Timing**. When the design successfully meets the timing requirements, a green tick mark appears, see Figure 2-2.
- 2. To view the verify timing report and log files on the **Reports** tab, right-click **Verify Timing**, and then click View Report.

#### 2.4. Generate FPGA Array Data (Ask a Question)

To generate the FPGA array data, perform the following steps:

- 1. In the **Design Flow** window, double-click **Generate FPGA Array Data**.
- 2. A green tick mark is displayed after the successful generation of the FPGA array data. See Figure

#### 2.5. Configure Design Initialization Data and Memories (Ask a Question)

The **Configure Design Initialization Data and Memories** step generates the TCM initialization client and adds it to sNVM, µPROM, or an external SPI Flash, based on the type of non-volatile memory selected. In this design, the TCM initialization client is stored in the sNVM.

This process requires the user application executable file (hex file) to initialize the TCM options on device power-up. The hex file (application.hex) is available in the DesignFiles Directory\HW\src\softconsole folder. When the hex file is imported, a memory initialization client is generated for TCM options.

To configure design initialization data and memories, perform the following steps:

1. In the **Design Flow** window, double-click **Configure Design Initialization Data and Memories**. The **Design and Memory Initialization** window opens, see the following figure.



Figure 2-3. Design and Memory Initialization



2. On the **Fabric RAMs** tab, click **tcm\_ram** client from the list, and then click **Edit**, see the following figure.

Figure 2-4. Fabric RAMs Tab



3. In the **Edit Fabric RAM Initialization Client** dialog box, select the **Content from file** option, locate the application.hex file from the <code>DesignFiles\_directory\HW\src\softconsole</code> folder, and then click **OK**, as shown in the following figure.

Figure 2-5. Edit Fabric RAM Initialization Client



4. Click **Apply**, see the following figure.

Figure 2-6. Apply Fabric RAM Content



- 5. On the **Design Initialization** tab, click **Apply**.
- 6. From Libero Design Flow, double-click **Generate Design Initialization Data** to generate design initialization data. After successful generation of the Initialization data, a green tick mark appears next to **Generate Initialization Data** option. See the Figure 2-2.

The following figure shows the client in the sNVM after **Generate Design Initialization Data**.

Figure 2-7. Client in the sNVM Option





## 2.6. Configure Programming Options (Ask a Question)

The Design version and user code (Silicon signature) are configured in this step. Double-click **Configure Programming Options** to give values, see the following figure.

Figure 2-8. Configure Programming Options



#### 2.7. Generate Bitstream (Ask a Question)

To generate the bitstream, perform the following steps:

 Right-click Generate Bitstream and select Configure Options —Custom security, Fabric, and sNVM.

Figure 2-9. Generate Bitstream—Configure Bitstream Options



- 2. In the **Design Flow** window, double-click **Generate Bitstream**. When the bitstream is successfully generated, a green tick mark appears, see Figure 2-2.
- 3. To view the corresponding log file in the **Reports** tab, right-click **Generate Bitstream**, and then click **View Report**.

# 2.8. Generating the SPI programming Images (Ask a Question)

The following programming images are generated and copied to external SPI Flash memory.

Table 2-2. Programming Images

| Image Name          |   |            | Image Index in SPI Flash<br>Directory | Image Address in SPI Flash<br>Memory |
|---------------------|---|------------|---------------------------------------|--------------------------------------|
| golden_image_v0.spi | 0 | N/A        | 0                                     | 0x00000400                           |
| update_image_v2.spi | 2 | 0x23456789 | 1                                     | 0x00A00000                           |
| iap_image_v5.spi    | 5 | 0x56789ABC | 2                                     | 0x01400000                           |



**Important:** The golden image does not contain any security or Silicon signature information.



Figure 2-10. Generating the .SPI Programming Images



**\rightarrow** 

**Important:** The golden image does not contain any security or Silicon signature information.

The .SPI programming images are generated using Export Bitstream option, see Figure 2-10. Before generating the .SPI images, modify the Design version and Silicon Signature, see Configure Programming Options.

#### 2.9. Export FlashPro Express Job (Ask a Question)

To generate . job file, perform the following steps:

 On the Design Flow tab, double-click Export FlashPro Express Job, and then click Design and SPI Flash, see the following figure.

**Note:** The exported job file contains the data contents to be programmed into PolarFire FPGA and external SPI Flash. This Job file is utilized in FlashPro Express software to program both Device and external SPI Flash, see Appendix 2: Programming the Device and External SPI Flash Using FlashPro Express.



Figure 2-11. Export FlashPro Express Job



# 2.10. Programming the Device on the Evaluation Board (Ask a Question)

After generating the bitstream, the PolarFire device must be programmed with the Auto Update and IAP design.

To program the PolarFire device, perform the following steps:

1. Ensure that the following jumper settings are set on the board.

Table 2-3. Jumper Settings—Evaluation Board

| Jumper                      | Description                                                       |
|-----------------------------|-------------------------------------------------------------------|
| J18, J19, J20, J21, and J22 | Close pin 2 and 3 for programming the PolarFire FPGA through FTDI |
| J28                         | Close pin 1 and 2 for programming through the on-board FlashPro5  |
| J23                         | Open pin 1 and 2 for accessing external SPI Flash                 |
| J4                          | Close pin 1 and 2 for manual power switching using SW3            |
| J12                         | Close pin 3 and 4 for 2.5 V                                       |

- 2. Connect the power supply cable to the **J9** connector on the board.
- 3. Connect the USB cable from the host PC to the **J5** (FTDI port) on the board.
- Power ON the board using the **SW3** slide switch.
   The following figure shows the board setup after these connections are made.



Figure 2-12. Board Setup—Evaluation Kit



5. On the **Libero Design** Flow, double-click **Run PROGRAM Action**.

The device is successfully programmed and the on-board LEDs glow. A green tick mark appears next to **Run PROGRAM Action**, see Figure 2-2.



# 3. Serial Terminal Emulation Program Setup (Ask a Question)

The user application receives programming commands on the serial terminal through the UART interface. This section describes how to set up the serial terminal program.

To setup PuTTY, perform the following steps:

- 1. Connect the USB cable from the host PC to the **J5** (USB) port on the Evaluation board.
- 2. Connect the power supply cable to the **J9** connector on the Evaluation board.
- 3. Power on the Evaluation board using the SW3.
- 4. From the host PC, click **Start** and open **Device Manager** to note the second highest COM Port number and use that in the PuTTY configuration. In this example, COM Port 9 (COM9) is selected, see the following figure. COM Port-numbers may vary.

Figure 3-1. COM Port Number



- 5. From the host PC, click **Start**, and then find and click **PuTTY program**.
- 6. Select **Serial** as the **Connection type**, see the following figure.

Figure 3-2. Select Serial as the Connection Type



7. Set the **Serial line to connect** to COM port number as noted in Step 4.



- 8. Set the **Speed (baud)** to **115200**, see the following figure.
- 9. Set the **Flow control** to **None**, and then click **Open**.

Figure 3-3. PuTTY Configuration



PuTTY opens successfully, and this completes the serial terminal emulation program setup. See Running the Demo.



### 4. Running the Demo (Ask a Question)

This section describes how to run the authentication, auto update, and IAP. The following procedure assumes that the serial terminal is setup, for more information about setting up the serial terminal, see Serial Terminal Emulation Program Setup.

The on-board 1 GB Micron SPI Flash device is connected to System Controller SPI and can be programmed using the Libero SoC PolarFire software or fabric logic. For more information about programming the on-board SPI Flash using Fabric Logic, see Appendix 1: Programming On-board SPI Flash using the Fabric Logic through the Host Loader.

Before you begin, ensure that the following configurations are in place:

- 1. Ensure that the device is programmed with the programming\_appnote\_only\_FPGA\_v1.job file. See Appendix 2: Programming the Device and External SPI Flash Using FlashPro Express.
- 2. Connect the power supply cable to the **J9** (Evaluation board) connector on the board.
- 3. Connect the USB cable from the host PC to FTDI port J5 (Evaluation board) on the board.
- 4. Ensure that on-board SW11 (Evaluation board) DIP 1 is set to OFF.
- 5. Open pin 1 and 2 of the **J23** jumper.
- 6. Power ON the Evaluation board using the SW3.

After power-up, PuTTY displays the options as shown in the following figure. Observe the design version **01** loaded onto the device.

Figure 4-1. Authentication and Programming Options

```
Design Version (MSB first): 00 01
32bit USERCODE/Silicon Signature (MSB first): 12345678
**** PolarFire Programming Example ****
Select option:
**AUTHENTICATION**
1. Bit-stream authentication
2. IAP image authentication
**DEVICE PROGRAMMING**
3. Auto programming
4. IAP Program by Index
5. IAP Program by address
6. Initiate Auto-Update
```

At this point, the on-board SPI Flash device is empty. Hence, selecting Option 1 or 2 returns unsuccessful status codes, as shown in the following figure.

Figure 4-2. Authentication Error



Selecting option 4, 5, or 6 does not initiate any program operation as the on-board SPI Flash is empty.



#### 4.1. Programming On-board SPI Flash Using Libero (Ask a Question)

Libero SoC Design Suite supports the on-board SPI Flash programming using JTAG. For more information about the SPI Flash programming modes, see PolarFire FPGA and PolarFire SoC FPGA Programming User Guide.

The external SPI Flash can also be programmed through FlashPro Express software. For more information, see Appendix 2: Programming the Device and External SPI Flash Using FlashPro Express.

To optimize the SPI Flash programming time, change the TCK frequency value under **Configure Programmer**, as shown in the following figure.

Figure 4-3. Configure Programming Settings



To program the SPI Flash using JTAG, perform the following steps:

- 1. Ensure that the jumper settings on the board are the same as those listed in Table 2-3 (for Evaluation board).
- 2. In the **Design Flow** window, select **Program Design**, and then double-click **Configure Design Initialization Data and Memories**.

Figure 4-4. Configure Design Initialization Data and Memories Option



- 3. In the **Design and Memory Initialization** page, click the **SPI Flash** tab, see Figure 4-5.
- 4. In the **SPI Flash Clients** pane, click **Add SPI Bitstream Client** to add the required programming images (.spi images), and click **Apply**. These images are provided at \mpf\_an4660\_df\host\_pc\_tool\_pf\images.



Figure 4-5. SPI Flash Tab



5. To get the SPI Flash programmed with the programming images, double-click **Generate SPI Flash Image**, and then double-click **Run PROGRAM\_SPI\_IMAGE Action**, see the following figure.

Figure 4-6. SPI Flash Programming



At this point, the on-board SPI Flash device is programmed with the images.

## 4.2. Running Auto Update (Ask a Question)

To run auto update, start the PuTTY and power-cycle the board. The auto update is initiated and update image (update\_image\_v2.spi) gets programmed into the device.

The following figure shows the design version **02**.

Figure 4-7. Auto Update



#### 4.3. Running Authentication (Ask a Question)

To run bitstream authentication, perform the following steps:

1. To initiate the bitstream authentication, press **1**. After successful authentication, PuTTY displays the status code, see the following figure.



Figure 4-8. Successful Bitstream Authentication



2. To initiate the IAP image authentication, press **2**. After successful authentication, PuTTY displays the status code, see the following figure.

Figure 4-9. Successful IAP Image Authentication



This concludes the bitstream and IAP image authentication.

#### 4.4. Running Auto Programming (Ask a Question)

To run Auto programming, perform the following steps:

1. Press **3** in PuTTY. The PuTTY notifies to erase the device using FlashPro and power-cycle the board, see the following figure.

Figure 4-10. Notifying ERASE Action



2. Using FlashPro, erase the device and power-cycle the board.

All the LEDs stop glowing for a few seconds, which indicates that the auto programming is in progress. The highest programming image version is selected from the first two available images in external SPI Flash for auto programming. In this case, it is version 2 (update\_image\_v2.spi). PuTTY displays the updated design version, see the following figure.



Figure 4-11. Successful Auto Programming



This concludes running the Auto programming feature.

#### 4.5. Running IAP (Ask a Question)

To run IAP, perform the following steps:

1. Press **4**, IAP program by Index. After around 28 seconds, the IAP with image at index 2 is executed successfully and the design version **05** is displayed, see the following figure.

Figure 4-12. Successful IAP at Index 2



2. Press **5**, IAP program by address. After around 28 seconds, the IAP with the image at address 0x1400000 is executed successfully and the design version **05** is displayed, see the following figure.

Figure 4-13. Successful IAP by Address



This concludes running the IAP feature.

For information about programming the on-board SPI Flash using the fabric logic, see Appendix 1: Programming On-board SPI Flash using the Fabric Logic through the Host Loader.



# 5. Appendix 1: Programming On-board SPI Flash using the Fabric Logic through the Host Loader (Ask a Question)

To program the SPI Flash, perform the following steps:

- 1. Power off the Evaluation board using the **SW3** slide switch. Close the PuTTY and set the on-board **SW11** (Evaluation board) DIP 1 to ON state.
- 2. Disconnect and connect the USB cable from the host PC to FTDI port **J5** on the Evaluation board. This ensures clearing off UART buffers.
- 3. Power on the Evaluation board using the **SW3** slide switch.
- 4. Locate the load\_spi\_flash.bat batch file from the DesignFiles\_Folder\host\_pc\_tool\_pf folder.
- 5. Right-click <code>load\_spi\_flash.bat</code> batch file and ensure that it matches the COM port number. For example, COM Port 9 in this instance.

```
spi loader.exe 9 golden image v0.spi update image v2.spi iap image v5.spi
```

6. Double-click the <code>load\_spi\_flash.bat</code> file to load the programming images as listed in the following table—into external SPI Flash. The application firmware writes the Flash directory contents into the external SPI Flash along with programming images.

The command window prompts to press **Enter** to erase and program the SPI Flash with programming images.

The LED 4 blinks to indicate that the SPI Flash Erase operation is in progress. The command prompt displays the status, as shown in the following figure.

Figure 5-1. Erasing SPI Flash



7. The SPI Flash programming operation starts and takes 20–30 minutes to complete. LED 5 blinks to indicate that the SPI Flash programming operation is in progress.

When the SPI Flash programming operation completes successfully, LED 5 starts to glow. The Command prompt shows the status and the time taken, as shown in the following figure.



#### Figure 5-2. Command Prompt Status

- 8. Close the application.
- 9. Set the on-board **SW11** (Evaluation board) DIP1 to OFF state and open the PuTTY terminal. To select the programming options, power cycle the board.



# 6. Appendix 2: Programming the Device and External SPI Flash Using FlashPro Express (Ask a Question)

This section describes how to program the PolarFire device with the .job programming file using FlashPro Express. The .job files are available at the following design files folder location:

```
mpf_an4660_df\Programming_Job
```

programming\_appnote\_FPGA\_SPI\_images\_v1 contains both PolarFire device contents and SPI images. When the file is selected for programming, the FlashPro express software programs the PolarFire FPGA device and the external SPI Flash memory with programming images. The programming takes nearly 30 minutes to complete.

progamming\_appnote\_only\_FPGA\_v1 contains only PolarFire device contents. When the file is selected for programming, the FlashPro express software programs the PolarFire FPGA device only.

To program the device and external SPI Flash, perform the following steps:

1. Ensure that the jumper settings on the board are the same as those listed in Table 2-3 (for Evaluation board).



**Important:** The power supply switch must be switched off while making the jumper connections.

- 2. Connect the power supply cable to the **J9** connector on the Evaluation board.
- 3. Connect the USB cable from the host PC to the **J5** (FTDI port) on the Evaluation board.
- 4. Power on the Evaluation board using the **SW3** slide switch.
- 5. On the host PC, launch the **FlashPro Express** software.
- 6. To create a new job project, click **New** or select **New Job Project** from FlashPro Express Job, as shown the following figure.

Figure 6-1. FlashPro Express Job Project



- 7. Enter the following in the **New Job Project from FlashPro Express Job** dialog box:
  - Programming job file: Click Browse and navigate to the location where the .job file is located and select the file. The default location is: <download\_folder>\mpf\_an4660\_df\Programming\_Job.



- **FlashPro Express job project location**: Click **Browse** and navigate to the location where you want to save the project.

Figure 6-2. New Job Project from FlashPro Express Job



- 8. Click **OK**. The required programming file is selected and ready to be programmed in the device.
- The FlashPro Express window appears. Confirm that a programmer number appears in the Programmer field. If it does not, confirm the board connections and click Refresh/Rescan Programmers.

Figure 6-3. Programming the Device



10. Click **RUN**. When the device is programmed successfully, a **RUN PASSED** status is displayed, as shown in the following figure. To run the demo, see Running the Demo.



Figure 6-4. FlashPro Express—RUN PASSED



11. Close FlashPro Express, Project > Exit.



# 7. Appendix 3: Running the TCL Script (Ask a Question)

TCL scripts are provided in the design files folder under directory HW. If required, the design flow can be reproduced from the Design Implementation before the job file is generated.

To run the TCL, perform the following steps:

- 1. Launch the Libero® software.
- 2. Select Project > Execute Script....
- 3. Click **Browse** and from the downloaded HW directory, select script.tcl
- 4. Click Run.

After successful execution of TCL script, Libero project is created within HW directory.

For more information about TCL scripts, see mpf\_an4660\_df/HW/TCL\_Script\_readme.txt.

For more details on TCL commands, see Tcl Commands Reference Guide. Contact Technical Support for any queries encountered when running the TCL script.



## 8. Appendix 4: References (Ask a Question)

This section lists the documents that provide more information about programming and other IP cores used.

- For more information about PolarFire FPGA programming, see PolarFire FPGA and PolarFire SoC FPGA Programming User Guide.
- For more information about the CoreJTAGDEBUG IP core, see CoreJTAGDebug\_HB.pdf. This user guide can be downloaded from the Libero SoC Catalog.
- For more information about the MIV\_RV32 IP core, see MIV\_RV32 Handbook. This user guide can be downloaded from the Libero SoC Catalog.
- For more information about the CoreUARTapb IP core, see CoreUARTapb\_HB.pdf. This user guide can be downloaded from the Libero SoC Catalog.
- For more information about the CoreAPB3 IP core, see CoreAPB3\_HB.pdf. This user guide can be downloaded from the Libero SoC Catalog.
- For more information about the CoreGPIO IP core, see CoreGPIO\_HB.pdf. This user guide can be downloaded from the Libero SoC Catalog.
- For more information about the PolarFire initialization monitor, see PolarFire Family Power-Up and Resets User Guide .
- For more information about how to build a Mi-V processor subsystem for PolarFire devices, see AN4997: PolarFire FPGA Building a Mi-V Processor Subsystem.
- For more information about the PF\_CCC IP core, see PolarFire Family Clocking Resources User Guide .
- For more information about Libero, ModelSim, and Synplify, see Libero SoC Documentation.



# 9. Revision History (Ask a Question)

The revision history describes the changes that were implemented in the document. The changes are listed by revision, starting with the current publication.

Table 9-1. Revision History

| Table 9-1. Revision History                                        |                                                                      |                                                                                                                                                                      |  |  |
|--------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision                                                           | Date                                                                 | Description                                                                                                                                                          |  |  |
| С                                                                  | 04/2025                                                              | The following is the list of changes in revision C of the document:                                                                                                  |  |  |
|                                                                    |                                                                      | Updated the IAP design with the TCK frequency constraint in the SDC file                                                                                             |  |  |
|                                                                    |                                                                      | Updated the .job filepath and TCL script filepath throughout the document                                                                                            |  |  |
| В                                                                  | 07/2024                                                              | The following is the list of changes in revision B of the document:                                                                                                  |  |  |
|                                                                    |                                                                      | Updated Figure 1-2 in Demo Design section                                                                                                                            |  |  |
|                                                                    |                                                                      | Updated Figure 1-5 and Table 1-3 in Design Implementation section                                                                                                    |  |  |
|                                                                    |                                                                      | Updated "100 MHz" to "83.33 MHz" and Figure 1-8 in PF_CCC_0 Configuration section                                                                                    |  |  |
|                                                                    |                                                                      | <ul> <li>Updated Reset Vector Address values, Figure 1-9, and Figure 1-10 in Mi-V Soft Processor<br/>Configuration section</li> </ul>                                |  |  |
|                                                                    |                                                                      | Removed "CoreGPIO_0 Configuration" and "CoreAPB3 Configuration" section                                                                                              |  |  |
|                                                                    |                                                                      | Added Instantiating MiV ESS Core section                                                                                                                             |  |  |
|                                                                    |                                                                      | Updated "100 MHz" to "83.33 MHz" in Figure 1-16 in Clocking Structure section                                                                                        |  |  |
|                                                                    |                                                                      | Updated Figure 2-6 and Figure 2-7 in Configure Design Initialization Data and Memories section                                                                       |  |  |
|                                                                    |                                                                      | Updated Figure 3-2 and Figure 3-3 in Serial Terminal Emulation Program Setup section                                                                                 |  |  |
|                                                                    |                                                                      | Updated Figure 6-1 in Appendix 2: Programming the Device and External SPI Flash Using FlashPro Express section                                                       |  |  |
| Α                                                                  | 08/2022                                                              | The following is the list of changes in revision A of the document:                                                                                                  |  |  |
|                                                                    |                                                                      | Migrated the document to the Microchip template                                                                                                                      |  |  |
|                                                                    |                                                                      | Updated the document number to DS00004660A from 51900466                                                                                                             |  |  |
|                                                                    |                                                                      | Updated the document ID to AN4660 from AC466                                                                                                                         |  |  |
|                                                                    |                                                                      | Removed all Splash Board related content from document                                                                                                               |  |  |
|                                                                    |                                                                      | Replaced all Microsemi links with Microchip links                                                                                                                    |  |  |
|                                                                    |                                                                      | Updated hex file location throughout the document                                                                                                                    |  |  |
|                                                                    |                                                                      | Removed "Programming the Device" section                                                                                                                             |  |  |
|                                                                    |                                                                      | • Updated . job programming file location in Appendix 2: Programming the Device and External SPI Flash Using FlashPro Express and Appendix 3: Running the TCL Script |  |  |
| 7.0                                                                | _                                                                    | Added Appendix 3: Running the TCL Script.                                                                                                                            |  |  |
| 6.0                                                                | _                                                                    | The following is a summary of the changes made in this revision.                                                                                                     |  |  |
|                                                                    |                                                                      | Updated the document for Libero SoC v12.2                                                                                                                            |  |  |
|                                                                    |                                                                      | Removed the references to Libero version numbers                                                                                                                     |  |  |
| 5.0                                                                | _                                                                    | The document was updated for Libero SoC v12.0                                                                                                                        |  |  |
| 4.0                                                                | _                                                                    | Merged Splash kit related content and updated the document for Libero SoC PolarFire v2.3 release                                                                     |  |  |
| 3.0 — The document was updated for Libero SoC PolarFire v2.2 relea |                                                                      | The document was updated for Libero SoC PolarFire v2.2 release                                                                                                       |  |  |
| 2.0                                                                | 2.0 — The document was updated for Libero SoC PolarFire v2.1 release |                                                                                                                                                                      |  |  |
| 1.0                                                                | _                                                                    | The first publication of this document                                                                                                                               |  |  |



# **Microchip FPGA Support**

Microchip FPGA products group backs its products with various support services, including Customer Service, Customer Technical Support Center, a website, and worldwide sales offices. Customers are suggested to visit Microchip online resources prior to contacting support as it is very likely that their queries have been already answered.

Contact Technical Support Center through the website at <a href="https://www.microchip.com/support">www.microchip.com/support</a>. Mention the FPGA Device Part number, select appropriate case category, and upload design files while creating a technical support case.

Contact Customer Service for non-technical product support, such as product pricing, product upgrades, update information, order status, and authorization.

- From North America, call 800.262.1060
- From the rest of the world, call 650.318.4460
- Fax, from anywhere in the world, 650.318.8044

# **Microchip Information**

#### **Trademarks**

The "Microchip" name and logo, the "M" logo, and other names, logos, and brands are registered and unregistered trademarks of Microchip Technology Incorporated or its affiliates and/or subsidiaries in the United States and/or other countries ("Microchip Trademarks"). Information regarding Microchip Trademarks can be found at https://www.microchip.com/en-us/about/legal-information/microchip-trademarks.

ISBN: 979-8-3371-1033-2

# **Legal Notice**

This publication and the information herein may be used only with Microchip products, including to design, test, and integrate Microchip products with your application. Use of this information in any other manner violates these terms. Information regarding device applications is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. Contact your local Microchip sales office for additional support or, obtain additional support at <a href="https://www.microchip.com/en-us/support/design-help/client-support-services">www.microchip.com/en-us/support/design-help/client-support-services</a>.

THIS INFORMATION IS PROVIDED BY MICROCHIP "AS IS". MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION INCLUDING BUT NOT LIMITED TO ANY IMPLIED WARRANTIES OF NON-INFRINGEMENT, MERCHANTABILITY, AND FITNESS FOR A PARTICULAR PURPOSE, OR WARRANTIES RELATED TO ITS CONDITION, QUALITY, OR PERFORMANCE.

IN NO EVENT WILL MICROCHIP BE LIABLE FOR ANY INDIRECT, SPECIAL, PUNITIVE, INCIDENTAL, OR CONSEQUENTIAL LOSS, DAMAGE, COST, OR EXPENSE OF ANY KIND WHATSOEVER RELATED TO THE INFORMATION OR ITS USE, HOWEVER CAUSED, EVEN IF MICROCHIP HAS BEEN ADVISED OF THE POSSIBILITY OR THE DAMAGES ARE FORESEEABLE. TO THE FULLEST EXTENT ALLOWED BY LAW, MICROCHIP'S TOTAL LIABILITY ON ALL CLAIMS IN ANY WAY RELATED TO THE INFORMATION OR ITS USE WILL NOT EXCEED THE AMOUNT OF FEES, IF ANY, THAT YOU HAVE PAID DIRECTLY TO MICROCHIP FOR THE INFORMATION.

Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.



### **Microchip Devices Code Protection Feature**

Note the following details of the code protection feature on Microchip products:

- Microchip products meet the specifications contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is secure when used in the intended manner, within operating specifications, and under normal conditions.
- Microchip values and aggressively protects its intellectual property rights. Attempts to breach the code protection features of Microchip products are strictly prohibited and may violate the Digital Millennium Copyright Act.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of its code. Code protection does not mean that we are guaranteeing the product is "unbreakable".
   Code protection is constantly evolving. Microchip is committed to continuously improving the code protection features of our products.

