#### CSE 490/590 - Midterm - March 15 2023 - SOLUTIONS Version C

1. [12 points] Consider three different processors P1, P2, and P3 executing the same instruction set. P1 has a 2.0 GHz clock rate and a CPI of 1.8. P2 has a 2.7 GHz clock rate and a CPI of 1.8. P3 has a 1.4 GHz clock rate and a CPI of 2.8 Which processor has the highest performance expressed in instructions per second? (1 GHz = 10<sup>9</sup> Hz) **Show your steps.** 

P1: 
$$\frac{2.0*10^9 cycles}{1second} * \frac{1instruction}{1.6cycles} = 1.25 * 10^9 instructions per second$$

P2:  $\frac{2.7*10^9 cycles}{1second} * \frac{1instruction}{1.8cycles} = 1.5 * 10^9 instructions per second -- P2 has the highest performance.$ 

P3:  $\frac{1.4*10^9 cycles}{1second} * \frac{1instruction}{2.8cycles} = 0.5 * 10^9 instructions per second$ 

2 [12 points] Consider the following MIPS instruction sequence without forwarding:

```
lw $s4, 4($t1)
addi $s2, $s2, 8
sw $s4, -8($t5)
sub $t0, $t0, $s2
add $t6, $t1, $s3
```

Find the data hazards for the above instruction sequence and explain why it creates such a hazard.

Register \$s4 in the 1st and 3rd instructions causes a RAW hazard because in a pipelined processor the 'sw' instruction will read from \$s4 before the 'lw' instruction can write to \$s4, thus 'sw' will get the wrong value from \$s4.

Register \$s2 in the 2nd and 4th instructions causes a RAW hazard because in a pipelined processor the 'sub' instruction will read from \$s2 before the 'addi' instruction can write to \$s2, thus 'sub' will get the wrong value from \$s2.

Note: If you also listed correct WAR and/or WAW hazards that is fine.

3. [12 points] Given a processor with the following properties:

|              | Instruction Cache | Data Cache |
|--------------|-------------------|------------|
| Miss Rate    | 8%                | 15%        |
| Miss Penalty | 7 cycles          | 16 cycles  |

The CPI with ideal cache (no misses) is 2

Given a program with 25% of its instructions being load/store instructions:

a. Compute the actual CPI.

$$2 + (0.08 * 7) + 0.25 * (0.15 * 16) = 3.16$$

b. If the datapath is improved such that the ideal CPI is reduced from 2 to 1 (all other properties remain the same), compute the actual CPI and compare it with the CPI in part (a).

$$2 + (0.08 * 7) + 0.25 * (0.15 * 16) = 2.16$$

#### CSE 490/590 - Midterm - March 15 2023 - SOLUTIONS

- 4. [12 points] Consider three levels of cache backed by DRAM:
  - Access time for L1 cache is 3 cycle and miss rate is 75%
  - Access time for L2 cache is 12 cycles and miss rate is 7%
  - Access time for L3 cache is 55 cycles and miss rate is 2%
  - Access time for DRAM is 100 cycles and miss rate is 0% (no misses)

Calculate Average Memory Access Time (AMAT). Show the steps.

$$AMAT = Average\ Memory\ Acess\ Time\ =\ Hit\ Time\ +\ Miss\ Rate\ *\ Miss\ Penalty\ 3\ +\ 0.75\ *\ (12\ +\ 0.07\ *\ (55\ +\ 0.02\ *\ (100)))\ =\ \underline{14.9925}$$
 --- OR --- 
$$L1_{AMAT} = 3\ +\ 0.75\ *\ L2_{AMAT} = 3\ +\ 0.75\ *\ 15.99\ =\ \underline{14.9925} = \underline{Total\ AMAT}$$
 
$$L2_{AMAT} = 12\ +\ 0.07\ *\ L3_{AMAT} = 12\ +\ 0.07\ *\ 57\ =\ 15.99$$
 
$$L3_{AMAT} = 55\ +\ 0.02\ *\ DRAM_{AMAT} = 55\ +\ 0.02\ *\ DRAM_{AMAT} = 100$$

- 5. [12 Points] Given a reference (pointer) size of 32 bits and given a cache that is 128kB (2<sup>17</sup> bytes) in size and a block size of 32 bytes (2<sup>5</sup> bytes), calculate the following and **show your work**:
  - a. The number of blocks in the cache.

$$2^{17}/2^5 = 2^{12} = 4096$$
 blocks

b. If using a direct-mapped cache, the number of index bits and tag bits.

$$2^{12}blocks$$
 ->12 index bits  
32 - 12 = 20 tag bits

c. If using an 8-way set associative cache, the number of index bits.

8-way set associative -> 8 blocks per set

$$4096 \ blocks / 8 \ blocks = 2^{12} \ blocks / 2^3 \ blocks = 2^9 \ sets$$
  
 $2^9 \ sets \rightarrow 9 \ index \ bits$ 

- 6. [14 Points]
  - a. Write through and write back are approaches used when a cache write hit is encountered. Explain how write through and write back work. Highlight pros and cons of each of these approaches.

For the write back approach the information is written only to the block in the cache. The modified cache block is written to main memory only when it is replaced.

For the write through approach the information is written to both the block in the cache and to the block in the lower-level memory.

### Write Back:

- Pros: Low latency and high throughput for write-intensive applications.
- Cons: There is data availability risk because the cache could fail (and so suffer from data loss) before the data is persisted to the backing store. This results in the data being lost.

#### CSE 490/590 - Midterm - March 15 2023 - SOLUTIONS

## Write Through:

- Pros: Ensures fast retrieval while making sure the data is in the backing store and is not lost on case the cache is disrupted.
- Cons: Writing data will experience latency as you have to write to two places every time.
- b. Write allocate and No-write allocate are approaches used when a cache write miss is encountered. Explain
  how write allocate and no-write allocate work. Highlight pros and cons of each of these approaches.
   The write allocate approach fetches the missing block of cache from memory and then updates the appropriate
  word(s) of the block of cache.

The no-write allocate approach skips the cache write. Instead it simply invalidates the missing cache block and writes the data to the write buffer. The write buffer will eventually write the data back to the next lower memory level.

- 7. [12 Points] Assume the time for stages is:
  - 100ps for register read or write
  - 150ps for other stages

Compare the pipelined datapath with the single-cycle datapath for the following instruction sequence:

lw \$1, 100(\$0)

lw \$2, 200(\$0)

lw \$3, 300(\$0)

The following table provides how much time is spent in each stage by a specific instruction:

| Instruction | Instruction<br>Fetch | Register<br>Read | ALU<br>Operation | Memory<br>Access | Register<br>Write | Total Time             |
|-------------|----------------------|------------------|------------------|------------------|-------------------|------------------------|
| lw          | 150ps                | 100ps            | 150ps            | 150ps            | 100ps             | <del>750ps</del> 650ps |
| sw          | 150ps                | 100ps            | 150ps            | 150ps            |                   | 550ps                  |
| R-format    | 150ps                | 100ps            | 150ps            |                  | 100ps             | 500ps                  |
| beq         | 150ps                | 100ps            | 150ps            |                  |                   | 400ps                  |

**NOTE:** For exam version C the total time for the lw instruction was miscalculated as 750ps, when it is actually 650ps. An answer using either value is correct.

The time taken to execute the instructions in the single cycle datapath is the sum of the total time needed for each instruction. This is because each instruction executes one after the other. Assuming each lw instruction takes 650ps (or 750ps), the total time for the given instruction sequence is 650ps \* 3 = 1950ps (OR 750ps \* 3 = 2250ps)

The time taken to execute the instructions in the pipelined datapath depends on the instruction and stage with the longest time to execute, since every cycle in a pipelined processor must take the same amount of time to execute. In the question above, this is 150 ps. With pipeling the above instruction sequence will take 7 cycles to complete execution. Since each cycles is 150 ps, the total time to execute is 150 ps \* 7 = 1050 ps.

Thus, the pipelined processor will execute the given instruction sequence quicker than the single-cycle processor.

8. [14 Points]

# **CSE 490/590 - Midterm - March 15 2023 - SOLUTIONS**

a. Schedule the following instruction sequence for dual-issue MIPS. Consider one ALU/branch instruction and one load/store instruction can be executed in parallel when there is no data dependencies:

```
Loop: lw $t6, 0($t3) ;$t6=array element add $t6, $t6, $t1 ;add scalar in $t1 sw $t6, 0($s5) ;store result addi $s5, $s5,-4 ;decrement pointer add $s1, $t3, $s1 ;update $s1 bne $s5, $zero, Loop ;branch $s5!=0
```

| ALU / Branch           | Load / Store     | Cycle |
|------------------------|------------------|-------|
| add \$s1, \$t3, \$s1   | lw \$t6, 0(\$t3) | 1     |
| addi \$s5, \$s5, -4    | nop              | 2     |
| add \$t6, \$t6, \$t1   | nop              | 3     |
| bne \$s5, \$zero, Loop | sw \$t6, 4(\$s5) | 4     |
|                        |                  | 5     |
|                        |                  | 6     |

b. Compute the IPC in part (a)

6/4 = 1.5 instructions per cycle