

# 1. General Overview

### 1.1. Introduction

Espressif Systems' Smart Connectivity Platform (ESCP) is a set of high performance, high integration wireless SOCs, designed for space and power constrained mobile platform designers. It provides unsurpassed ability to embed WiFi capabilities within other systems, or to function as a standalone application, with the lowest cost, and minimal space requirement.



Figure 1 ESP8266EX Block Diagram

ESP8266EX offers a complete and self-contained WiFi networking solution; it can be used to host the application or to offload WiFi networking functions from another application processor.

When ESP8266EX hosts the application, it boots up directly from an external flash. In has integrated cache to improve the performance of the system in such applications.

Alternately, serving as a WiFi adapter, wireless internet access can be added to any micro controller-based design with simple connectivity (SPI/SDIO or I2C/UART interface).

ESP8266EX is among the most integrated WiFi chip in the industry; it integrates the antenna switches, RF balun, power amplifier, low noise receive amplifier, filters, power management modules, it requires minimal external circuitry, and the entire solution, including front-end module, is designed to occupy minimal PCB area.

ESP8266EX also integrates an enhanced version of Tensilica's L106 Diamond series 32-bit processor, with on-chip SRAM, besides the WiFi functionalities. ESP8266EX is often integrated with external sensors and other application specific devices through its GPIOs; sample codes for such applications are provided in the software development kit (SDK).

Espressif Systems 6/31 June 1, 2015

Espressif Systems' Smart Connectivity Platform (ESCP) demonstrates sophisticated system-level features include fast sleep/wake context switching for energy-efficient VoIP, adaptive radio biasing for low-power operation, advance signal processing, and spur cancellation and radio co-existence features for common cellular, Bluetooth, DDR, LVDS, LCD interference mitigation.

# 1.2. Features

- 802.11 b/g/n
- Integrated low power 32-bit MCU
- Integrated 10-bit ADC
- Integrated TCP/IP protocol stack
- Integrated TR switch, balun, LNA, power amplifier and matching network
- Integrated PLL, regulators, and power management units
- Supports antenna diversity
- WiFi 2.4 GHz, support WPA/WPA2
- Support STA/AP/STA+AP operation modes
- Support Smart Link Function for both Android and iOS devices
- SDIO 2.0, (H) SPI, UART, I2C, I2S, IR Remote Control, PWM, GPIO
- STBC, 1x1 MIMO, 2x1 MIMO
- A-MPDU & A-MSDU aggregation & 0.4s guard interval
- Deep sleep power <10uA, Power down leakage current < 5uA</li>
- Wake up and transmit packets in < 2ms</li>
- Standby power consumption of < 1.0mW (DTIM3)</li>
- +20 dBm output power in 802.11b mode
- Operating temperature range -40C ~ 125C
- FCC, CE, TELEC, WiFi Alliance, and SRRC certified



# 2. Hardware Overview

# 2.1. Pin Definitions

The pin assignments for 32-pin QFN package is illustrated in Fig.2.



Figure 2 Pin Assignments

Table 2 below presents an overview on the general pin attributes and the functions of each pin.

| _   |   | <br>_ | _  | •  | •  |    |    |        |    |
|-----|---|-------|----|----|----|----|----|--------|----|
| Tal |   | •     | nı | 10 | TI | nr | 71 | $\sim$ | 10 |
| 10  | • | _     |    | ,, |    |    | u  | v      | 13 |

| Pin | Name    | Туре | Function                                                                                                                             |
|-----|---------|------|--------------------------------------------------------------------------------------------------------------------------------------|
| 1   | VDDA    | P    | Analog Power 3.0 ~3.6V                                                                                                               |
| 2   | LNA     | 1/0  | RF Antenna Interface. Chip Output Impedance=50Ω  No matching required but we recommend that the n-type matching network is retained. |
| 3   | VDD3P3  | Р    | Amplifier Power 3.0~3.6V                                                                                                             |
| 4   | VDD3P3  | Р    | Amplifier Power 3.0~3.6V                                                                                                             |
| 5   | VDD_RTC | Р    | NC (1.1V)                                                                                                                            |



|    | 1           |     | ADC Distriction of the Little Little Little                                 |
|----|-------------|-----|-----------------------------------------------------------------------------|
|    |             |     | ADC Pin (note: an internal pin of the chip) can be used to                  |
| 6  | TOUT        | 1   | check the power voltage of VDD3P3 (Pin 3 and Pin4) or the                   |
|    |             |     | input voltage of TOUT (Pin 6). These two functions cannot be                |
|    |             |     | used simultaneously.                                                        |
| 7  | CHIP_EN     | 1   | Chip Enable.                                                                |
|    | VDD D.CD.C  |     | High: On, chip works properly; Low: Off, small current                      |
| 8  | XPD_DCDC    | 1/0 | Deep-Sleep Wakeup; GPIO16                                                   |
| 9  | MTMS        | 1/0 | GPIO14; HSPI_CLK                                                            |
| 10 | MTDI        | 1/0 | GPIO12; HSPI_MISO                                                           |
| 11 | VDDPST      | Р   | Digital/IO Power Supply (1.8V~3.3V)                                         |
| 12 | MTCK        | 1/0 | GPIO13; HSPI_MOSI; UART0_CTS                                                |
| 13 | MTDO        | 1/0 | GPIO15; HSPI_CS; UART0_RTS                                                  |
| 14 | GPIO2       | 1/0 | UART Tx during flash programming; GPIO2                                     |
| 15 | GPIO0       | 1/0 | GPIO0; SPI_CS2                                                              |
| 16 | GPIO4       | 1/0 | GPIO4                                                                       |
| 17 | VDDPST      | Р   | Digital/IO Power Supply (1.8V~3.3V)                                         |
| 18 | SDIO_DATA_2 | 1/0 | Connect to SD_D2 (Series R: 200Ω); SPIHD; HSPIHD; GPIO9                     |
| 19 | SDIO_DATA_3 | 1/0 | Connect to SD_D3 (Series R: 200Ω); SPIWP; HSPIWP; GPIO10                    |
| 20 | SDIO_CMD    | 1/0 | Connect to SD_CMD (Series R: 200Ω); SPI_CS0; GPIO11                         |
| 21 | SDIO_CLK    | 1/0 | Connect to SD_CLK (Series R: 200Ω); SPI_CLK; GPIO6                          |
| 22 | SDIO_DATA_0 | 1/0 | Connect to SD_D0 (Series R: 200Ω); SPI_MSIO; GPIO7                          |
| 23 | SDIO_DATA_1 | 1/0 | Connect to SD_D1 (Series R: 200Ω); SPI_MOSI; GPIO8                          |
| 24 | GPIO5       | 1/0 | GPIO5                                                                       |
| 25 | UORXD       | 1/0 | UART Rx during flash programming; GPIO3                                     |
| 26 | U0TXD       | 1/0 | UART Tx during flash progamming; GPIO1; SPI_CS1                             |
| 27 | XTAL_OUT    | 1/0 | Connect to crystal oscillator output, can be used to provide BT clock input |
| 28 | XTAL_IN     | 1/0 | Connect to crystal oscillator input                                         |
| 29 | VDDD        | Р   | Analog Power 3.0V~3.6V                                                      |
| 30 | VDDA        | Р   | Analog Power 3.0V~3.6V                                                      |
| 31 | RES12K      | 1   | Serial connection with a 12 $k\Omega$ resistor and connect to the ground    |
| 32 | EXT_RSTB    | (1  | External reset signal (Low voltage level: Active)                           |
|    |             |     | •                                                                           |

# EM-18 RFID Reader



The EM-18 RFID Reader module operating at 125kHz is an inexpensive solution for your RFID based application. The Reader module comes with an on-chip antenna and can be powered up with a 5V power supply. Power-up the module and connect the transmit pin of the module to recieve pin of your microcontroller. Show your card within the reading distance and the card number is thrown at the output. Optionally the module can be configured for also a weigand output.

# Typical Applications

- e-Payment
- e-Toll Road Pricing
- e-Ticketing for Events
- e-Ticketing for Public Transport
- Access Control
- PC Access
- Authentication
- Printer / Production Equipment

| Features                        |                                      |
|---------------------------------|--------------------------------------|
| RF Transmit Frequency           | 125kHz                               |
| Supported Standards             | EM4001 64-bit RFID tag compatible    |
| Communications Interface        | TTL Serial Interface, Wiegand output |
| <b>Communications Protocol</b>  | Specific ASCII                       |
| <b>Communications Parameter</b> | 9600 bps, 8, N, 1                    |
| Power Supply                    | 4.6V - 5.5VDC ± 10% regulated        |
| Current Consumption             | 50 mA<br>< 10mA at power down mode.  |
| Reading distance                | Up to 100mm, depending on tag        |
| Antenna                         | Integrated                           |
| Size (LxWxH)                    | 32 x 32 x 8mm                        |



# L293x Quadruple Half-H Drivers

### 1 Features

- Wide Supply-Voltage Range: 4.5 V to 36 V
- Separate Input-Logic Supply
- Internal ESD Protection
- High-Noise-Immunity Inputs
- Output Current 1 A Per Channel (600 mA for L293D)
- Peak Output Current 2 A Per Channel (1.2 A for L293D)
- Output Clamp Diodes for Inductive Transient Suppression (L293D)

### 2 Applications

- Stepper Motor Drivers
- DC Motor Drivers
- Latching Relay Drivers

### 3 Description

The L293 and L293D devices are quadruple highcurrent half-H drivers. The L293 is designed to provide bidirectional drive currents of up to 1 A at voltages from 4.5 V to 36 V. The L293D is designed to provide bidirectional drive currents of up to 600-mA at voltages from 4.5 V to 36 V. Both devices are designed to drive inductive loads such as relays, solenoids, DC and bipolar stepping motors, as well as other high-current/high-voltage loads in positivesupply applications.

Each output is a complete totem-pole drive circuit, with a Darlington transistor sink and a pseudo-Darlington source. Drivers are enabled in pairs, with drivers 1 and 2 enabled by 1,2EN and drivers 3 and 4 enabled by 3,4EN.

The L293 and L293D are characterized for operation from 0°C to 70°C.

### Device Information(1)

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)    |
|-------------|-----------|--------------------|
| L293NE      | PDIP (16) | 19.80 mm x 6.35 mm |
| L293DNE     | PDIP (16) | 19.80 mm × 6.35 mm |

 For all available packages, see the orderable addendum at the end of the data sheet.

# 1A 2 3 1Y 1,2EN 7 6 2Y 3A 10 11 3Y 3,4EN 4A 15 14 4Y

# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                                     | MIN  | MAX                  | UNIT |
|---------------------------------------------------------------------|------|----------------------|------|
| Supply voltage, V <sub>CC1</sub> (2)                                |      | 36                   | ٧    |
| Output supply voltage, V <sub>CC2</sub>                             |      | 36                   | ٧    |
| Input voltage, V <sub>I</sub>                                       |      | 7                    | ٧    |
| Output voltage, V <sub>O</sub>                                      | -3   | V <sub>CC2</sub> + 3 | ٧    |
| Peak output current, I <sub>O</sub> (nonrepetitive, t ≤ 5 ms): L293 | -2   | 2                    | Α    |
| Peak output current, Io (nonrepetitive, t ≤ 100 μs): L293D          | -1.2 | 1.2                  | Α    |
| Continuous output current, I <sub>O</sub> : L293                    | -1   | 1                    | Α    |
| Continuous output current, Io: L293D                                | -600 | 600                  | mA   |
| Maximum junction temperature, T <sub>J</sub>                        |      | 150                  | *C   |
| Storage temperature, T <sub>stg</sub>                               | -65  | 150                  | *C   |



Pin Functions

| PIN              |              |      | PERSONAL                                                                                                |  |  |
|------------------|--------------|------|---------------------------------------------------------------------------------------------------------|--|--|
| NAME             | NO.          | TYPE | DESCRIPTION                                                                                             |  |  |
| 1,2EN            | 1            | 1    | Enable driver channels 1 and 2 (active high input)                                                      |  |  |
| <1:4>A           | 2. 7, 10, 15 | 1    | Driver inputs, noninverting                                                                             |  |  |
| <1:4>Y           | 3, 6, 11, 14 | 0    | Driver outputs                                                                                          |  |  |
| 3,4EN            | 9            | 1    | Enable driver channels 3 and 4 (active high input)                                                      |  |  |
| GROUND           | 4, 5, 12, 13 | _    | Device ground and heat sink pin. Connect to printed-circuit-board ground plane with multiple solid vias |  |  |
| V <sub>CC1</sub> | 16           | _    | 5-V supply for internal logic translation                                                               |  |  |
| V <sub>CCZ</sub> | 8            | _    | Power VCC for drivers 4.5 V to 36 V                                                                     |  |  |

### 8.4 Device Functional Modes

Table 1 lists the fuctional modes of the L293x.

Table 1. Function Table (Each Driver)(1)

| INPU | TS (2) |            |
|------|--------|------------|
| A    | EN     | OUTPUT (Y) |
| н    | н      | н          |
| L    | н      | L          |
| х    | L      | Z          |

- (1) H = high level, L = low level, X = irrelevant, Z = high impedance (off)
- (2) In the thermal shutdown mode, the output is in the high-impedance state, regardless of the input levels.



Figure 3. Schematic of Inputs for the L293x













PCF8574 SCPS068J – JULY 2001 – REVISED MARCH 2015

# PCF8574 Remote 8-Bit I/O Expander for I<sup>2</sup>C Bus

### 1 Features

- Low Standby-Current Consumption of 10 µA Max
- I<sup>2</sup>C to Parallel-Port Expander
- Open-Drain Interrupt Output
- Compatible With Most Microcontrollers
- Latched Outputs With High-Current Drive Capability for Directly Driving LEDs
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II

# 2 Applications

- Telecom Shelters: Filter Units
- Servers
- · Routers (Telecom Switching Equipment)
- Personal Computers
- Personal Electronics
- Industrial Automation
- Products with GPIO-Limited Processors

# 3 Description

This 8-bit input/output (I/O) expander for the two-line bidirectional bus (I<sup>2</sup>C) is designed for 2.5-V to 6-V  $V_{CC}$  operation.

The PCF8574 device provides general-purpose remote I/O expansion for most microcontroller families by way of the I<sup>2</sup>C interface [serial clock (SCL), serial data (SDA)].

The device features an 8-bit quasi-bidirectional I/O port (P0–P7), including latched outputs with high-current drive capability for directly driving LEDs. Each quasi-bidirectional I/O can be used as an input or output without the use of a data-direction control signal. At power on, the I/Os are high. In this mode, only a current source to  $V_{\rm CC}$  is active.

### Device Information(1)

| PART NUMBER | PACKAGE (PIN) | BODY SIZE (NOM)    |  |  |
|-------------|---------------|--------------------|--|--|
|             | TVSOP (20)    | 5.00 mm x 4.40 mm  |  |  |
|             | SOIC (16)     | 10.30 mm x 7.50 mm |  |  |
| PCF8574     | PDIP (16)     | 19.30 mm x 6.35 mm |  |  |
| FCF05/4     | TSSOP (20)    | 6.50 mm x 4.40 mm  |  |  |
|             | QFN (16)      | 3.00 mm x 3.00 mm  |  |  |
|             | VQFN (20)     | 4.50 mm × 3.50 mm  |  |  |

 For all available packages, see the orderable addendum at the end of the data sheet.





# 5 Pin Configuration and Functions





GND [ 8

9 P4

P6

19

18 NC

17 P5

16 P4

15 GND

14 P3

13 NC

12 P2

|                 |                                  | PIN                                  |                                      |                                 |      |                                                                                                                |  |
|-----------------|----------------------------------|--------------------------------------|--------------------------------------|---------------------------------|------|----------------------------------------------------------------------------------------------------------------|--|
| NAME            | RGT                              | RGY                                  | DGV or PW                            | DW or N                         | TYPE | DESCRIPTION                                                                                                    |  |
| A [02]          | 2, 3, 4                          | 6, 7, 9                              | 6, 7, 9                              | 1, 2, 3                         | 1    | Address inputs 0 through 2. Connect directly to V <sub>CC</sub> or ground.<br>Pullup resistors are not needed. |  |
| GND             | 9                                | 15                                   | 15                                   | 8                               | :    | Ground                                                                                                         |  |
| INT             | 14                               | 1                                    | 1                                    | 13                              | 0    | Interrupt output. Connect to V <sub>CC</sub> through a pullup resistor.                                        |  |
| NC              | -                                | 3, 8, 13, 18                         | 3, 8, 13, 18                         | -                               | _    | Do not connect                                                                                                 |  |
| P[07]           | 5, 6, 7, 8,<br>10, 11, 12,<br>13 | 10, 11, 12,<br>14, 16, 17,<br>19, 20 | 10, 11, 12,<br>14, 16, 17,<br>19, 20 | 4, 5, 6, 7,<br>9, 10, 11,<br>12 | VO   | P-port input/output. Push-pull design structure.                                                               |  |
| SCL             | 15                               | 2                                    | 2                                    | 14                              | 1    | Serial clock line. Connect to V <sub>CC</sub> through a pullup resistor                                        |  |
| SDA             | 16                               | 4                                    | 4                                    | 15                              | VO   | Serial data line. Connect to V <sub>CC</sub> through a pullup resistor.                                        |  |
| V <sub>CC</sub> | 1                                | 5                                    | 5                                    | 16                              | _    | Voltage supply                                                                                                 |  |

Copyright © 2001-2015, Texas Instruments Incorporated

Submit Documentation Feedback

Product Folder Links: PCF8574



SCPS068J - JULY 2001 - REVISED MARCH 2015

www.ti.com

TEXAS INSTRUMENTS

### 6 Specifications

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                   |                    | MIN  | MAX                   | UNIT |
|------------------|---------------------------------------------------|--------------------|------|-----------------------|------|
| Vcc              | Supply voltage range                              |                    | -0.5 | 7                     | V    |
| VI               | Input voltage range (2)                           |                    | -0.5 | V <sub>CC</sub> + 0.5 | v    |
| Vo               | Output voltage range (2)                          |                    | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| l <sub>IK</sub>  | Input clamp current                               | V <sub>1</sub> < 0 |      | -20                   | mA   |
| lok              | Output clamp current                              | V <sub>0</sub> < 0 |      | -20                   | mA   |
| lox              | Input/output clamp current                        | Vo < 0 or Vo > Vcc |      | ±400                  | μА   |
| lac              | Continuous output low current                     | Vo = 0 to Vcc      |      | 50                    | mA   |
| ОН               | Continuous output high current                    | Vo = 0 to Vcc      |      | -4                    | mA   |
|                  | Continuous current through V <sub>CC</sub> or GNE |                    |      | ±100                  | mA   |
| T,               | Junction temperature                              |                    |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature range                         |                    | -65  | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ra



### 2 Features

### 2.1 Hardware

- Quad core 64-bit ARM-Cortex A72 running at 1.5GHz
- 1, 2 and 4 Gigabyte LPDDR4 RAM options
- H.265 (HEVC) hardware decode (up to 4Kp60)
- H.264 hardware decode (up to 1080p60)
- VideoCore VI 3D Graphics
- · Supports dual HDMI display output up to 4Kp60

### 2.2 Interfaces

- 802.11 b/g/n/ac Wireless LAN
- · Bluetooth 5.0 with BLE
- 1x SD Card
- 2x micro-HDMI ports supporting dual displays up to 4Kp60 resolution
- 2x USB2 ports
- · 2x USB3 ports
- 1x Gigabit Ethernet port (supports PoE with add-on PoE HAT)
- 1x Raspberry Pi camera port (2-lane MIPI CSI)
- 1x Raspberry Pi display port (2-lane MIPI DSI)
- 28x user GPIO supporting various interface options:
  - Up to 6x UART
  - Up to 6x I2C
  - Up to 5x SPI
  - 1x SDIO interface
  - 1x DPI (Parallel RGB Display)
  - Ix PCM
  - Up to 2x PWM channels
  - Up to 3x GPCLK outputs

### 2.3 Software

- ARMv8 Instruction Set
- Mature Linux software stack
- Actively developed and maintained

Release 1.1

6



# 5 Peripherals

### 5.1 GPIO Interface

The Pi4B makes 28 BCM2711 GPIOs available via a standard Raspberry Pi 40-pin header. This header is backwards compatible with all previous Raspberry Pi boards with a 40-way header.

### 5.1.1 GPIO Pin Assignments



Figure 3: GPIO Connector Pinout

As well as being able to be used as straightforward software controlled input and output (with programmable pulls), GPIO pins can be switched (multiplexed) into various other modes backed by dedicated peripheral blocks such as I2C, UART and SPI.

In addition to the standard peripheral options found on legacy Pis, extra I2C, UART and SPI peripherals have been added to the BCM2711 chip and are available as further mux options on the Pi 4. This gives users much more flexibility when attaching add-on hardware as compared to older models.

### 4 Electrical Specification

**Caution!** Stresses above those listed in Table 2 may cause permanent damage to the device. This is a stress rating only; functional operation of the device under these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Symbol | Parameter        | Minimum | Maximum | Unit |
|--------|------------------|---------|---------|------|
| VIN    | 5V Input Voltage | -0.5    | 6.0     | v    |

Table 2: Absolute Maximum Ratings

Please note that VDD\_IO is the GPIO bank voltage which is tied to the on-board 3.3V supply rail.

| Symbol          | Parameter                        | Conditions                              | Minimum     | Typical | Maximum | Unit               |
|-----------------|----------------------------------|-----------------------------------------|-------------|---------|---------|--------------------|
| $V_{IL}$        | Input low voltage <sup>a</sup>   | VDD_IO = 3.3V                           | 0           |         | 0.8     | v                  |
| $V_{IH}$        | Input high voltage <sup>a</sup>  | VDD_IO = 3.3V                           | 2.0         | -       | OLDDV   | v                  |
| $I_{IL}$        | Input leakage current            | TA = +85°C                              |             |         | 10      | μΑ                 |
| $C_{IN}$        | Input capacitance                | -                                       |             | 5       | -       | pF                 |
| Vol             | Output low voltage <sup>b</sup>  | $VDD_{\bullet}IO = 3.3V$ , $IOL = -2mA$ |             |         | 0.4     | V                  |
| Voн             | Output high voltage <sup>b</sup> | $VDD_{\bullet}IO = 3.3V$ , $IOH = 2mA$  | VDDJO - 0.4 | -       |         | V                  |
| $I_{OL}$        | Output low current <sup>c</sup>  | $VDD_{a}IO = 3.3V, VO = 0.4V$           | 7           | -,      | •       | mA                 |
| I <sub>OH</sub> | Output high current <sup>c</sup> | $VDD_{JO} = 3.3V, VO = 2.3V$            | 7           |         |         | mA                 |
| $R_{PU}$        | Pullup resistor                  | •."                                     | 18          | 47      | 73      | kΩ                 |
| $R_{PD}$        | Pulldown resistor                | •,,                                     | 18          | 47      | 73      | $\mathbf{k}\Omega$ |

a Hysteresis enabled

Table 3: DC Characteristics

| Pin Name        | Symbol     | Parameter                     | Minimum | Typical | Maximum | Unit |
|-----------------|------------|-------------------------------|---------|---------|---------|------|
| Digital outputs | $t_{rise}$ | 10-90% rise time <sup>a</sup> | -       | TBD     |         | ns   |
| Digital outputs | $t_{fall}$ | 90-10% fall time <sup>a</sup> |         | TBD     | -       | ns   |

<sup>&</sup>lt;sup>a</sup> Default drive strength, CL = 5pF, VDD\_IO = 3.3V

Table 4: Digital I/O Pin AC Characteristics

b Default drive strength (8mA)

<sup>6</sup> Maximum drive strength (16mA)