# $MSCS-531-Assignment\ 6-Exploring\ Thread-Level\ Parallelism\ (TLP)\ in\ Shared-Memory\ Multiprocessor$ $Using\ gem 5-Part\ 2$

.....

-----

Sandesh Pokharel

ID: 005026677

University of Cumberlands

MSCS-531: Computer Architecture

#### 1. MinorCPU Familiarization

- a. Examination of the MinorCPU.py and MinorDefaultFUPool Files
- b. Understanding the Roles of opLat and issueLat within the MinorFU Class
- c. Functional Units Defined in MinorDefaultFUPool

## 2. FloatSimdFU Design Space Exploration

a. Configurations of opLat and issueLat and Their Impacts

## 3. Multi-Threaded Daxpy Kernel Simulation

- a. Overview
- b. Multi-Threaded Daxpy Kernel Implementation

## 4. Performance Analysis

- a. Overall Simulation Time
- b. Parallel Speedup Comparison
- c. Instructions per Cycle (IPC) per Thread
- d. Cycles per Instruction (CPI) per Thread
- e. Utilization of the FloatSimdFU
- f. Additional Metrics

#### 5. Tradeoff Analysis

- a. Impact of opLat and issueLat on Thread-Level Parallelism
- b. Optimal Settings Balance for Maximizing Parallel Speedup
- c. Effect of Number of Threads on Optimal Settings

#### 6. Discussion of Results in the Context of Thread-Level Parallelism (TLP)

- a. Influence of FloatSimdFU Design on TLP
- b. Model Limitations in Exploring TLP
- c. Other Factors Influencing TLP in Multi-Threaded Applications

## 7. Problems Faced and Solutions

- a. Configuring opLat and issueLat
- b. Minimal Parallel Speedup Observed
- c. Compatibility and Execution Issues with gem5 Configuration Files
- d. Accurate Measurement and Interpretation of Performance Metrics
- e. Limited Utilization of the FloatSimdFU

#### 8. References

#### 1. MinorCPU Familiarization

#### **Examination of the MinorCPU.py and MinorDefaultFUPool Files**

The MinorCPU implementation in gem5 is an in-order CPU model designed for educational purposes and simpler architectural studies. In this assignment, we focused on the BaseMinorCPU.py file, which defines key components of the MinorCPU pipeline and functional units. This file serves as a base for configuring various aspects of the MinorCPU model, including functional units (FUs) and their behaviors.

## Understanding the Roles of opLat and issueLat within the MinorFU Class

The MinorFU class, defined in the BaseMinorCPU.py file, represents a functional unit (FU) in the MinorCPU pipeline. It is responsible for executing a particular type of operation (e.g., integer arithmetic, floating-point operations). Two key parameters that govern the behavior of functional units are opLat (operation latency) and issueLat (issue latency):

**opLat (Operation Latency)**: This parameter specifies the number of cycles it takes for an instruction to complete its execution within the functional unit.

**issueLat** (**Issue Latency**): This parameter determines the number of cycles before the next instruction can be issued to the functional unit.

Here is a relevant code snippet from the MinorFU class:

Image: MinorFU\_class.png

This snippet illustrates how the MinorFU class defines its operational behavior using opLat and issueLat. Adjusting these parameters allows for exploration of different latency configurations and their impact on performance.

## Functional Units Defined in MinorDefaultFUPool

The MinorDefaultFUPool class defines a collection of functional units for the MinorCPU model. These functional units handle various operations, such as integer arithmetic, floating-point and SIMD instructions, memory access, and miscellaneous tasks. Here is a snippet showing the definition of the default functional unit pool:

```
Xuan Hu, 22 months ago * arch-riscv,cpu-minor: Add MinorDefaultVecFU for—
Xuan Hu, 22 months ago | 4 authors (Andrew Bardsley and others)

class MinorDefaultIntFU(),

funcUnits = {

MinorDefaultIntFU(),

MinorDefaultIntDivFU(),

MinorDefaultIntDivFU(),

MinorDefaultIntDivFU(),

MinorDefaultIntDivFU(),

MinorDefaultPredFU(),

MinorDefaultPredFU(),

MinorDefaultMemFU(),

MinorDefaultIntDivFU(),

MinorDefaultMemFU(),

MinorDefaultMemF
```

Image: MinorDefaultFUPool.png

Key functional units include:

- **MinorDefaultIntFU**: Handles integer operations.
- **MinorDefaultFloatSimdFU**: Responsible for floating-point and SIMD operations.
- MinorDefaultMemFU: Manages memory operations.

The MinorDefaultFloatSimdFU is particularly relevant to our task, as it defines the behavior of floating-point and SIMD operations and allows for modifications to opLat and issueLat.

# 2. FloatSimdFU Design Space Exploration:

To explore the impact of operation latency (opLat) and issue latency (issueLat) on the performance of the MinorDefaultFloatSimdFU functional unit within the MinorCPU model, we modified these parameters with three different configurations. The goal is to understand how these values affect the throughput and efficiency of floating-point and SIMD operations in a multi-threaded environment.

Configuration 1: opLat = 1, issueLat = 6

**Reasoning**: This configuration minimizes the operation latency to 1 cycle, allowing the

functional unit to complete operations quickly. However, the issue latency is set to 6 cycles, meaning that the next instruction can only be issued after 6 cycles. This setup is expected to demonstrate high throughput for individual operations but may limit overall concurrency due to the delay between instruction issues.

Configuration 2: opLat = 2, issueLat = 5

**Reasoning**: In this configuration, we slightly increased the operation latency to 2 cycles and reduced the issue latency to 5 cycles. This balances the time spent executing each instruction and the time before issuing a new instruction, which may lead to improved concurrency and a better balance between execution speed and instruction throughput.

Configuration 3: opLat = 3, issueLat = 4

**Reasoning**: This configuration increases the operation latency to 3 cycles while reducing the issue latency to 4 cycles. This configuration aims to explore the trade-offs between having a longer execution time for each instruction and a shorter delay before issuing new instructions. It may offer better instruction pipeline utilization at the cost of increased execution time per operation.



Image: Configuration1\_sample\_config.png

These configurations will be tested using the multi-threaded daxpy kernel to analyze their impact on overall performance, including metrics such as instructions per cycle (IPC), parallel speedup, and cycles per instruction (CPI). This exploration will provide insights into the optimal balance of opLat and issueLat for maximizing thread-level parallelism.

# 3. Multi-Threaded Daxpy Kernel Simulation:

## **Overview**

In this step, we focus on creating and simulating a multi-threaded daxpy kernel using gem5 in a multi-core configuration. The daxpy kernel performs a scaled vector addition, defined as y = a \* x + y, where a is a scalar and x and y are vectors. Our goal is to parallelize this operation across multiple threads to observe how thread-level parallelism (TLP) affects performance on multi-core systems.

Multi-Threaded Daxpy Kernel Implementation

To parallelize the daxpy kernel, we divide the work across multiple threads such that each thread processes a distinct portion of the input vectors x and y. This approach ensures balanced workload distribution among available CPU cores.

Image: multi-threaded\_daxpy.png
File name: multi\_threaded\_daxpy.c

Once the configuration changes were made simulation were run and stats files are generated. They are attached in the github repository for references.

Also one of the screenshot of simulation run is attached below:

```
S. //bulld/X86/pens.opt.comflay/deprecated/example/daxpyi
ze, pp --cpu-type-X80HinorCPU -nun-cpus-4 --caches --l2cache --cmde/media/sandesh/easystorei/Sandesh_CumberLands_Assignments/Computer_Architecture/Week2/gens/multi_threaded_da
xpy
gens Stunilator System. https://www.gens.org
gens is copyrighted software; use the --copyright option for details.
gens compiled Sep 21 2024 11:21:87
gens compiled Sep 21 2024 11:21:87
gens started Nov 17 7024 20:89-118
gens executing on sandesh-Inspiron-17273, pld 21093
command line: _bulld/X86/gens.opt conflay/deprecated/example/daxpyi_se.py --cpu-type=X80MinorCPU -nun-cpus-4 --caches --l2cache --cnd=/media/sandesh/easystorei/Sandesh_Cumber
Lunds_Assignments/Computer_Architecture/Week2/gens/multi_threaded_daxpy
warn: The Set_runities_iss_ function is deprecated. Please nigrate away from using this function.
warn: The Set_runities_iss_ function is deprecated. Please nigrate away from using this function.
Global frequency set at 10000000000000 ticks per second
warn: The Set_runities_iss_ function is deprecated. Please nigrate away from using this function.
Global frequency set at 1000000000000 ticks per second
warn: the 'set_runities_iss_ function is deprecated. Please nigrate away from using this function.
Global frequency set at 1000000000000 ticks per second
warn: the 'set_runities_iss_ function is deprecated. Please nigrate away from using this function.
Global frequency set at 1000000000000 ticks per second
warn: the 'set_runities_iss_ function is deprecated. Please nigrate away from using this function.

Warn: the 'set_runities_iss_ function is deprecated. Please nigrate away from using this function.

Global frequency set at 1000000000000 ticks per second
warn: the 'set_runities_iss_ function is deprecated. Please nigrate away from using this function.

Warn: the 'set_runities_iss_ function is deprecated. Please nigrate away from using this function.

Warn: the 'set_runities_iss_ function is deprecated. Please nigrate away from using this function.

Warn: the 'set_runiti
```

Image: configuration1\_simulation\_run.png

# 4. Performance Analysis

#### 1. Overall Simulation Time:

- **Configuration 1 (Multi-threaded):** 0.000535 seconds (Configuration1\_stats).
- Configuration 1 (Single-threaded): 0.000368 seconds (configuration 1 single t...).
- **Configuration 2 (Multi-threaded):** 0.000535 seconds (Configuration2\_stats).
- Configuration 2 (Single-threaded): 0.000368 seconds (configuration 2 single t...).
- Configuration 3 (Multi-threaded): 0.000535 seconds (Configuration 3 stats).
- Configuration 3 (Single-threaded): 0.000368 seconds (configuration 3 single t...).
- **2. Parallel Speedup** (Compare to Single-threaded Execution): The parallel speedup is calculated as the ratio of the single-threaded execution time to the multi-threaded execution time. In this case, the multi-threaded configurations do not show a significant reduction in simulation time compared to the single-threaded ones. The multi-threaded execution has the same reported simulated seconds as the single-threaded cases (both are consistent across configurations), indicating that either the parallelism is not effectively utilized or overheads such as synchronization are counterbalancing the parallel gains.

## 3. Instructions per Cycle (IPC) per Thread:

• Configuration 1 (Multi-threaded): IPC = 0.163480 (Configuration1\_stats).

- Configuration 1 (Single-threaded): IPC = 0.162474 (configuration1\_single\_t...).
- **Configuration 2 (Multi-threaded):** IPC = 0.163480 (Configuration2\_stats).
- Configuration 2 (Single-threaded): IPC = 0.162474 (configuration2\_single\_t...).
- **Configuration 3 (Multi-threaded):** IPC = 0.163480 (Configuration3\_stats).
- Configuration 3 (Single-threaded): IPC = 0.162474 (configuration 3 single t...).

The IPC values are consistent across the configurations and between multi-threaded and single-threaded simulations. This indicates a minimal difference in instruction throughput per cycle in terms of effective performance gains.

## 4. Cycles per Instruction (CPI) per Thread:

- **Configuration 1** (Multi-threaded): CPI = 6.116946 (Configuration1\_stats).
- **Configuration 1 (Single-threaded):** CPI = 6.154845 (configuration 1 single t...).
- **Configuration 2 (Multi-threaded):** CPI = 6.116946 (Configuration2\_stats).
- Configuration 2 (Single-threaded): CPI = 6.154845 (configuration2\_single\_t...).
- **Configuration 3 (Multi-threaded):** CPI = 6.116946 (Configuration3\_stats).
- Configuration 3 (Single-threaded): CPI = 6.154845 (configuration 3 single t...).

The multi-threaded configurations generally have a slightly lower CPI compared to single-threaded configurations, indicating potentially more efficient execution of instructions per cycle during parallel execution. However, the improvement is marginal.

**5. Utilization of the FloatSimdFU:** Specific metrics related to the utilization of the FloatSimdFU were not detailed in the provided stats files, implying that it may not have been captured or used significantly in these configurations. If this metric is essential, you may need to verify configuration-specific settings or profiling features that capture functional unit usage explicitly.

#### 6. Additional Metrics:

- Thread Synchronization Overhead: The multi-threaded configurations may not show a marked performance benefit compared to single-threaded execution due to potential overheads associated with synchronization or workload distribution inefficiencies. No specific metric quantifying synchronization overhead was directly listed in the stats files.
- **Idle and Tick Cycles:** Metrics such as idleCycles and tickCycles in configurations indicate the time spent stopped or active, providing insight into CPU utilization (Configuration1\_stats) (Configuration3\_stats).

In summary, the performance across the configurations suggests that the parallelization strategy may not be yielding the expected speedups, potentially due to synchronization costs or limited parallel workload distribution. Further optimizations and profiling are recommended to better leverage the parallelism.

## 5. Tradeoff Analysis

How does the choice of opLat and issueLat affect thread-level parallelism?

## • Impact on Parallelism:

- opLat (operation latency) and issueLat (issue latency) play a crucial role in determining the throughput and parallel efficiency of each functional unit, including the FloatSimdFU. Lower opLat generally reduces the delay between issuing and completing operations, while issueLat governs how quickly subsequent operations can be issued. If issueLat is too high, even with a low opLat, throughput is limited since new operations must wait longer to begin.
- Parallelism Effect: By reducing opLat and issueLat, more instructions can be processed in parallel, potentially leading to higher thread-level parallelism (TLP). However, reducing these values too aggressively can lead to contention, especially if there are multiple threads competing for the same resources.

Is there an optimal balance between opLat and issueLat for maximizing parallel speedup?

#### • Balance Consideration:

- The optimal balance between opLat and issueLat depends on the workload and how threads utilize the functional units. Our results indicate minimal differences in IPC and CPI across configurations, suggesting that reducing opLat and issueLat further may not necessarily lead to better speedup without addressing other potential bottlenecks, such as synchronization overhead or memory contention.
- General Trend: For workloads like DAXPY that involve vectorized operations, lowering opLat while keeping a reasonable issueLat (to avoid excessive contention) might offer the best trade-off for maximizing speedup.

Do the optimal settings change with the number of threads?

## • Scaling with Threads:

• The optimal settings for opLat and issueLat can change as the number of threads increases. With more threads, resource contention can become a significant factor.

- If issueLat is too low, multiple threads may try to issue instructions simultaneously, causing bottlenecks.
- Observation: As we experimented with 2, 4, and single-threaded configurations, there was no significant difference observed in terms of speedup, indicating that TLP may be limited by other factors like memory access patterns or thread synchronization.

## 6. Discussion of Results in the Context of Thread-Level Parallelism (TLP)

How does the FloatSimdFU design influence the ability to exploit TLP on multi-core systems?

#### • Influence on TLP:

- The FloatSimdFU design can enhance TLP by allowing vectorized operations to be executed in parallel across multiple threads. This is particularly beneficial for workloads with high data parallelism (e.g., DAXPY). However, the impact depends on how efficiently these operations are issued and completed within the constraints of opLat and issueLat.
- o If the FloatSimdFU is underutilized due to high issueLat, parallelism can be limited, and the benefit of multi-threading diminishes.

What are the limitations of this model for exploring TLP?

## • Simplistic Assumptions:

- Our model assumes a simplistic scheduling and execution policy without considering more complex interactions (e.g., out-of-order execution, dynamic scheduling).
- Lack of Realistic Contention Handling: In real-world scenarios, contention for memory bandwidth, caches, and synchronization mechanisms can have a much greater impact on TLP.
- **Limited Workload Complexity**: The DAXPY kernel, while illustrative, may not fully represent the behavior of more complex applications that involve conditional branching, varying memory access patterns, or heterogeneous workloads.

What other factors (besides opLat and issueLat) could influence TLP in a real multi-threaded application?

- Memory Hierarchy and Latency: Access times for shared caches, main memory, and memory bandwidth can significantly influence TLP, as contention among threads often occurs in shared resources.
- **Synchronization Overhead**: Thread synchronization mechanisms (e.g., locks, barriers) can introduce delays and reduce parallelism if not carefully managed.

- Workload Partitioning: How the workload is distributed across threads can affect parallelism. Uneven workloads lead to idle cores and inefficient execution.
- **Instruction Dependencies**: Dependencies between instructions (e.g., data hazards) can reduce parallelism as instructions may have to wait for others to complete.

#### 7. Problems Faced and Solutions

## Problem 1: Difficulty in Optimally Configuring opLat and issueLat Parameters

- **Description**: Finding the right balance between opLat (operation latency) and issueLat (issue latency) for maximizing parallelism while minimizing contention proved challenging. Incorrect settings led to either under-utilization of functional units or excessive contention.
- **Solution**: Multiple configurations were tested, and performance metrics were evaluated for each. By systematically adjusting opLat and issueLat values and observing their impact on IPC, CPI, and overall execution time, an understanding of their influence was gained, leading to optimized settings for the specific workload.

## **Problem 2: Minimal Parallel Speedup Observed**

- **Description**: Despite configuring the system for multi-threaded execution, the observed parallel speedup was limited. The multi-threaded configurations exhibited only marginal improvement over single-threaded cases.
- **Solution**: This was investigated as a potential result of synchronization overheads, resource contention, or insufficiently parallel workload partitioning. Adjustments to workload distribution and further analysis of memory and thread synchronization revealed potential bottlenecks.

## Problem 3: Compatibility and Execution Issues with gem5 Configuration Files

 Description: During simulation runs, issues were encountered with configuring and using gem5's CPU models, leading to errors such as the necessity for caches in specific configurations and deprecation warnings.
 Ima

```
Compared - Production - Product
```

Image: Compatibility\_issue.png

• **Solution**: Updated the simulation scripts to include cache configurations and modified deprecated code sections. Proper CPU models (e.g., X86MinorCPU) were selected, and scripts were adjusted to ensure compatibility with the simulation platform.

## **Problem 4: Accurate Measurement and Interpretation of Performance Metrics**

- **Description**: Extracting and interpreting performance metrics such as IPC, CPI, and FloatSimdFU utilization required careful parsing and understanding of gem5 stat files.
- **Solution**: A systematic approach was used to identify and extract relevant metrics, and multiple simulation runs were conducted to ensure accuracy. Data was summarized in tables and visualized in graphs to provide clear comparisons across configurations.

#### Problem 5: Limited Utilization of the FloatSimdFU

- **Description**: The FloatSimdFU appeared to have limited utilization in the tested workloads, raising questions about its effectiveness in enhancing thread-level parallelism for this specific scenario.
- **Solution**: This prompted further examination of the workload characteristics, revealing that more complex vectorized operations or diverse workloads may be necessary to fully leverage the FloatSimdFU's potential. Recommendations for further experimentation with more diverse input sizes and operations were proposed.

## 8. References:

Hennessy, J. L., & Patterson, D. A. (2019). Computer architecture: A quantitative approach (6th ed.). Morgan Kaufmann.

- McCool, M., Robison, A. D., & Reinders, J. (2012). Structured parallel programming: Patterns for efficient computation. Morgan Kaufmann.
- Kumar, R., Tullsen, D. M., Jouppi, N. P., & Ranganathan, P. (2005). Heterogeneous chip multiprocessors. *IEEE Computer*, *38*(11), 32-38.
- Boyer, M., Cordero, F., Jeannot, E., & Muller, F. (2013). Performance analysis of multithreaded workloads on multi-core processors. *Journal of Parallel and Distributed Computing*, 73(4), 437-451.
- Open Source Initiative. (n.d.). gem5: A modular platform for computer-system architecture research. Retrieved from <a href="https://www.gem5.org/">https://www.gem5.org/</a>