## Working directories:

/home/linux/ieng6/ee260c/aksuresh/project1 and /home/linux/ieng6/ee260c/skkrishn/AES 128bit/

#### **Problem statement:**

We outsourced a part of the AES co-processor encryption process to the hardware. Hence, some specified functions had to be coded on Verilog. This essentially is supposed to speed up the cryptographic computations in the MAC layer of the 802.11 Wireless LAN protocol.

In the 1st design, the area had to be minimized with a clock cycle time constraint of 20 ns.

In the 2<sup>nd</sup> design, the area delay product had to be minimized with a clock cycle time constraint of 15ns.

# **AES hardware description**:

The AES uses the Rijnaldel algorithm which takes in a cipher of 128 bits in this design to encrypt data.

The 4 key transformations that are performed in hardware in this projects are:

- 1. Add round key (updated for every round with its key specific algorithm).
- 2. Add sub-bytes. The nibbles are provided as input to an "sbox" and a new value is subbed in its place according to the contents in the sbox.
- 3. Shift rows. The 2<sup>nd</sup> row is then right shifted once, the 3<sup>rd</sup> row twice, and the 4<sup>th</sup> row thrice.
- 4. The columns are then mixed after multiplication of each column with a constant. Galois field multiplication is used to accomplish this.

The data flow can be depicted as,



Fig. 1: The algorithm implemented on hardware

The principal aim of this project was to schedule operations appropriately into FSMs such that performance and cost optimizations were made with clock constraints.

# Design flow:

Only the Co-processor code is written in this Verilog file. However, the interface to the AMBA bus and the DPSRAM still has to be done in the hardware outsourcing. The plain address, frame size, cipher keys and the cipher key address are provided as inputs along with the memory inputs which have the actual data stored according to the test-bench provided to us. The inputs are read by the hardware code after which the encryption begins. The outputs are written back on to the DPSRAM after encryption.

## Working idea:

<u>Part A:</u> In part A, reducing the area was the only concern. Hence, the design was made to use ample number of clock cycles and a large period. While coding, each state had non-blocking assignments inside the states to reduce hardware and states (hardware) were reused to avoid generating hardware for similar operations.

A mix column function, and a Galois field multiplier were written as modules to be called upon whenever required. Hence, the hardware was reused.

However, the sbox values did take up more hardware since it had to be hardcoded.

<u>Part B:</u> In part B, performance had to be factored in too which meant the clock period and the number of clock cycles had to be as low as possible.

Hence, hardware reuse was cut down by having more parallel computation and increasing the area to an extent.

# State diagrams/optimizations:

#### Part A:



#### **Description:**

- > State0: This is the initial state. The encryption process, including the data read process starts when the start\_encrypt is 1.
- > State1: The data is read is this stage. The port address is incremented with a state diagram inside the state. A counter counts down to 0 to indicate that the data read process is complete.
- > State2: A buffer state to give time for the data to be read.
- State3: After the data is read, the operations begin in state 3. The round key is added to the plain text data for the 1<sup>st</sup> round in this state. The state then shifts to state 4
- > State4: Two operations i.e. the Sub-bytes and the Shift row operations are performed simultaneously by reading the sbox value and assigning it to the correct temporary register. Again, a counter counts down to 0 to cover all the values.
- State5: This is the mix\_column step. Since the mix\_column step is skipped for the last round of plain text encryption, if the round count is 10, it goes directly to the round key state. Otherwise, it computes the value using a function. It is called for every round and thus saves some hardware.
- State6: This state generates the round key for every round of encryption. The old key is replaced by the new key every round.
- > State7: The round key is added to the text in this state. For the last round i.e. round 11, the values from state 4 is directly used to skip the mix column state.
- > State8: The data is written on to the DPSRAM in this state after incrementing the address by having a state machine and counter counting down the states. The done bit is assigned to 1 for 1 clock cycle.

## Part B:



## **Description:**

- > State 1: In this state, we check whether the encryption process for that frame has begun. If so then we make the port\_A\_write output low so that we can read the words.
- > State2: In this state, we send the plaintext address to the port\_A\_addr. We then wait for one cycle to get the data. For which we make a transition to state 3. We then read the data and decrement the counter ldcnt. This process repeats itself till all the words are read. In this stage we also read key0-3 and update our cipher key matrix.
- State 3: The data isn't available immediately. So that's why we need to make a transition to state three.
- > State 4: Once we have both, the cipher key and the plain text, we then start the encryption process. In this stage we calculate the round key (if needed) and also proceed till the shift row stage of the plain text.
- > Stage 5: in this stage we execute the mix column stage and add the round key to get the input for the next round. We loop through stage 4 and 5 till we have ccompleted the encryption process for that frame.
- > Stage 6: In this stage we begin writing to the DRAM the port\_A\_we signal is made high to initiate the write process, we calculate the destination address and send the required data to the port while incrementing ldcnt each time. After writing the last word we make done bit 1.

For this part of the question since the delay is the most important factor out entire focus was to reduce the number of clock cycles to as low as possible and implement it in an efficient manner. Keeping in mind the tradeoff between Area and delay, we zeroed on one of the two resource allocations: 4 sboxes,16 galois fields multipliers and 36 XOR gates and 20 sboxes, 64 galois field multipliers and 144 XOR gates. We choose to go with the second implementation because we were able to execute the operation three times faster with a limited penalty on area. The optimizations in this stage involved taking advantage of the highly parallelized nature of the encryption algorithm to minimize number registers needed.

### Model-sim traces and simulations:

#### Part A:







It is seen that the simulations pass the test bench.

#### Part B:







# Results:

Part A: the total cell area=7743 um<sup>2</sup>.

Part B: Area\*Delay Calculation:

- Clock period of testbench=20ns.
- Time between the instance where nreset goes high and Instance second done bit goes high:1680ns
- Number of clock cycles=1680/20=84 clock cycles.
- The clock period comes from the timing report. Subtracting the slack from the test bench clock period, **clock period is 12.31ns**
- Delay=12.31x84=1034.34ns=1.03434us
- Area comes from the area report
- Total Cell area = 15223.350um<sup>2</sup>

Area delay product= 15745.7578um<sup>2</sup>-us