## **CMOS Design Project: DIFFERENTIAL AMPLIFIER**



# Indian Institute of Information Technology,

## Nagpur

ECL 312: CMOS Design

A Project Report on: Differntial Amplifier using CMOS

**Submitted By:** 

**DHANAVATH SANTHOSH (BT22ECI020)** 

Under the Guidance of:

Prof. Paritosh Peshwe

**Department of Electronics and Communication** 

### **Project Overview**

This project encompasses the design, simulation, and analysis of a CMOS Differential Amplifier using 180nm CMOS technology. Differential amplifiers are fundamental building blocks in analog integrated circuits, widely utilized in operational amplifiers, analog front-ends, and various signal processing applications due to their ability to amplify the difference between two input signals while rejecting common-mode noise.

The primary focus of this project is to develop a robust differential amplifier that achieves high gain, excellent linearity, and superior Common-Mode Rejection Ratio (CMRR). The design leverages simulation tools such as WinSpice and Microwind to validate performance metrics, optimize transistor sizing, and ensure stability under varying operating conditions. Comparative analysis with conventional amplifier designs will highlight the enhancements brought by the proposed configuration.

### **Objectives**

- 1. Design and simulate a Differential Amplifier using CMOS technology.
- 2. Create and verify the **WinSpice netlist** for circuit simulation.
- 3. Implement the physical layout using **Microwind** in **180nm technology**.
- 4. Analyze and verify the circuit's performance through simulation results

### **Design Description**

The differential amplifier designed in this project features a pair of PMOS transistors as active loads and a pair of NMOS transistors forming the differential input stage. An additional NMOS transistor serves as a current source, ensuring a constant bias current for the differential pair. The design emphasizes symmetry to maintain balanced signal paths, which is crucial for high CMRR and stability.

### **Key Components:**

PMOS Transistors (M1, M2): Act as active loads providing high output resistance, thereby enhancing the voltage gain of the amplifier.

NMOS Transistors (M3, M4): Form the differential pair, responsible for amplifying the difference between the input signals V+V^+V+ and V-V^-V-.

Current Source NMOS Transistor (M5): Ensures a stable bias current, contributing to the amplifier's linearity and consistent performance

### **Design Parameters:**

Technology Node: 180nm CMOS

Supply Voltage (Vdd): 1.8V

**Transistor Dimensions:** 

PMOS: Width (W) =  $2.0\mu m$ , Length (L) =  $0.12\mu m$ 

NMOS: Width (W) =  $1.0\mu m$ , Length (L) =  $0.12\mu m$ 

### **Simulation Files**

Below are snippets of the circuit files used for simulation in **WinSpice**:

#### Winspice circuit file:

```
* CMOS Differential Amplifier Circuit
* Power Supply
                  ; Vdd set to 1.8V
VDD Vdd 0 DC 1.8
* Input Signals (Differential Inputs)
Vin_plus Vplus 0 SIN(0.9 0.1 1k) ; Sinusoidal input for V+
(positive input)
Vin minus Vminus 0 SIN(0.9 0.1 1k 180) ; Sinusoidal input for V-
(negative input with 180-degree phase shift)
* Reference Voltage (Biasing)
Vref Vref 0 DC 0.9
                                          ; Reference voltage (bias
voltage for NMOS current source)
* Transistor Models (Using LEVEL=1 for simplicity, can be modified)
.model NMOS NMOS (LEVEL=1 KP=120u VTO=0.4)
.model PMOS PMOS (LEVEL=1 KP=50u VTO=-0.4)
* PMOS Transistors (M1 and M2 at the top, forming the differential pair)
M1 Vdd Vplus n1 Vdd PMOS L=0.12u W=2.0u ; PMOS transistor M1
M2 Vdd Vminus n2 Vdd PMOS L=0.12u W=2.0u ; PMOS transistor M2
* NMOS Transistors (M3 and M4 in the middle, connected to output)
M3 n1 Vplus Vout 0 NMOS L=0.12u W=1.0u ; NMOS transistor M3
```

\* End of Circuit Definition

.end

### **Winspice Output:**



This plot shows the transient response of a CMOS differential amplifier circuit, displaying the voltages of the input and output nodes over a 2 ms simulation period. Here's a breakdown of the waveform signals:

- Green Line (V(vminus)): This represents the input signal applied to the negative input V-. This signal remains at a relatively steady level, as expected for a differential input with a constant DC component and sinusoidal AC component with minimal amplitude.
- Red Line (V(vplus)): This represents the input signal applied to the positive input V+. The waveform is a sinusoidal signal centered around 0.9 V with an amplitude of 0.1 V, oscillating at 1 kHz, as set in the simulation.

• Blue Line (V(vout)): This represents the output voltage Vout of the differential amplifier. The output signal shows a small sinusoidal variation, indicating that the differential amplifier is amplifying the difference between the two input signals, though the amplification is relatively low.

**Layout and Waveforms** 

**Circuit Waveform:** 



#### **Output Waveforms:**



## Microwind Output Analysis for CMOS Differential Amplifier

### **Layout Design**

The CMOS differential amplifier was implemented in Microwind using 180nm CMOS technology. The layout consists of:

- **PMOS and NMOS Transistor Pair**: The differential pair, which serves as the core of the amplifier, is designed with two PMOS transistors at the top and two NMOS transistors in the middle, corresponding to the differential inputs V+V^+V+ and V-V^-V-.
- **Current Source Transistor**: An NMOS transistor at the bottom serves as the current source, providing a constant bias current for the differential amplifier.
- Interconnections and Metal Layers: Metal-1 and Metal-2 layers are used to connect different nodes of the circuit, including the power supply (VDD), ground (GND), input nodes, and output nodes.

• **Poly Silicon and Diffusion Regions**: The poly-silicon gates and diffusion regions are laid out for each transistor to form the source, drain, and gate regions necessary for transistor operation.

#### **Simulation Results**

Microwind provides a range of simulation outputs, including waveform analysis, power consumption, and frequency response. Key simulation results from the layout are summarized below:

#### 1. Transient Analysis:

- The transient simulation shows the behavior of the output voltage
   Vout in response to the differential input signals V+ and V-.
- The output waveform exhibits a sinusoidal signal that corresponds to the difference between the two input voltages, verifying the differential operation of the amplifier.
- The gain of the amplifier is observed to be relatively modest, indicating room for further optimization in the transistor sizing or current biasing.

### 2. Power Consumption:

- The Microwind simulation shows average power consumption, which is crucial for low-power applications.
- For this design, power consumption is primarily influenced by the current source transistor, which sets the tail current. Adjusting the width-to-length ratio of this transistor can help in controlling the overall power usage.

### 3. Frequency Response:

- The frequency response simulation provides insights into the amplifier's gain over a range of frequencies.
- The cut-off frequency (or bandwidth) is identified, where the amplifier starts losing gain. This is essential to determine the speed of the amplifier and is influenced by the capacitance of the transistors and interconnections.
- For a higher gain-bandwidth product, further optimization in layout and design parameters is recommended.

#### 4. Noise Performance:

- The noise analysis in Microwind helps understand how well the amplifier can reject unwanted signals (such as thermal or flicker noise).
- Differential amplifiers generally exhibit good common-mode noise rejection; however, this design could be improved by further optimizing the symmetry in the layout.

#### **Observations and Recommendations**

- Layout Optimization: The symmetry in the differential pair layout is essential for balanced operation. Minor asymmetries can lead to mismatch, causing offsets and reduced common-mode rejection. Ensuring equal lengths and widths in the differential pair transistors can help improve performance.
- **Parasitic Capacitances**: The layout includes various parasitic capacitances, especially at the output node and the interconnections. These can limit the amplifier's frequency response. Reducing parasitic capacitances by minimizing metal overlap and optimizing transistor placement can help achieve better performance.
- **Power Efficiency**: Given that differential amplifiers are commonly used in low-power applications, further reduction in power can be achieved by adjusting the bias current or exploring advanced scaling techniques.

### **Implementation Challenges and Solutions**

### **Challenge: Matching and Symmetry in Layout Design**

Issue: Differential amplifiers rely heavily on matched transistors for balanced operation. Even minor mismatches between the transistors in the differential pair can introduce offset voltages, reducing accuracy and affecting commonmode rejection ratio (CMRR).

**Solution**: To achieve good matching, careful layout techniques were applied, such as common-centroid layout and symmetrical placement of transistors.

Additionally, dummy transistors were used around the differential pair to reduce edge effects that could cause mismatches.

### **Challenge: Parasitic Capacitances**

Issue: Parasitic capacitances at nodes and interconnections can limit the frequency response, reduce gain, and increase power consumption.

**Solution**: Minimize overlap between metal layers and diffusion areas to reduce parasitic capacitance. By keeping critical signal paths as short as possible and carefully routing metal layers, parasitic effects were reduced. For higher-speed designs, low-capacitance routing techniques can be explored.

#### **Challenge: Power Consumption**

Issue: Differential amplifiers in CMOS technology consume significant power due to the biasing of the current source, which may not be optimal for low-power applications.

Solution: A low-power design approach was implemented by optimizing the sizing of the current source transistor. The use of a lower bias current helps in reducing power consumption. Further power reduction can be achieved by fine-tuning the threshold voltage of transistors or adopting more advanced low-power techniques.

### **Challenge: Frequency Stability**

Issue: The stability and gain of the amplifier are impacted at higher frequencies due to limitations in transistor response and layout parasitics.

**Solution**: Implement compensation techniques, such as adding small capacitors to control the amplifier's frequency response. Layout optimizations were also made to reduce signal path lengths and parasitic capacitance, which helps to improve high-frequency performance.

### **Challenge: Noise Sensitivity**

Issue: Differential amplifiers are sensitive to noise, which can impact the accuracy of the amplified signal, especially in low-signal applications.

Solution: Proper shielding of sensitive nodes and careful biasing of the amplifier were used to mitigate noise. Layout techniques such as symmetrical layout also contribute to improved common-mode noise rejection. Lowering the current density in critical nodes helped reduce thermal noise.

#### **Future Work**

### **Improved Power Efficiency**

Future designs can explore using techniques like sub-threshold operation or scaling the supply voltage to further reduce power consumption. Additionally, implementing adaptive biasing methods could help dynamically adjust power use based on the amplifier's operational state.

#### **Advanced Technology Scaling**

Moving to smaller technology nodes, such as 90nm or 65nm, could allow for increased performance, reduced area, and potentially lower power consumption. However, this will require managing new challenges such as increased leakage currents and variability at smaller nodes.

### **Layout Optimization with Advanced Tools**

Using advanced layout automation tools with AI-based optimizations could further reduce parasitics and improve symmetry, thereby enhancing performance metrics like gain, CMRR, and noise rejection.

### Implementation of FinFET Technology

FinFETs, due to their lower leakage and higher drive current, could be considered as an alternative to traditional MOSFETs. This could result in improved performance for power-constrained differential amplifiers, particularly in applications requiring high efficiency and stability.

### **Exploring Differential Amplifier Variants**

For applications that require higher gain or improved linearity, other differential amplifier configurations, such as folded cascode or telescopic differential amplifiers, could be implemented and analyzed. These variants could offer enhanced performance for specific application requirements.

Noise Reduction Techniques

Additional noise reduction techniques, such as chopper stabilization and autozeroing, could be explored to further improve noise performance, especially in low-frequency applications where flicker noise can be problematic.

### **Thermal Management for Stability**

As amplifiers are sensitive to temperature variations, adding thermal sensors or incorporating thermal management strategies could help maintain stable performance under varying temperature conditions, which is critical for real-world applications.

#### **Conclusion**

This project successfully demonstrated the design, simulation, and analysis of a CMOS differential amplifier circuit. Through careful selection of design parameters, implementation of layout techniques, and optimization for power efficiency and noise performance, we achieved a functional amplifier with robust differential gain, good common-mode rejection ratio (CMRR), and stable output characteristics..

#### References

Sedra, A.S., & Smith, K.C. *Microelectronic Circuits*. Oxford University Press. This book provides foundational knowledge on analog circuit design, including differential amplifiers and CMOS technology.