

# Section Electrical Characteristics



The electrical characteristics of a particular gate array design are determined after evaluation of samples. This section describes the standard characteristics by a series of tables and graphs.

### **Tables**

Exposure to the absolute maximum ratings in table 5-1 for extended periods may affect device reliability; exceeding the ratings could cause permanent damage. The gate array device should not be operated under conditions outside those recommended in table 5-2. The input signal specifications depend on whether the interface is with a CMOS-level or TTL-level device.

Tables 5-3 and 5-4 show dc characteristics and ac characteristics. Some of these signal specifications are dependent on an external CMOS or TTL interface, also. If all input and output signals interface with CMOS-level devices, the supply voltage and ambient temperature limits of the gate array chip are:

$$V_{DD} = 5.0 \text{ volts } \pm 10\%$$
  
 $T_A = -40 \text{ to } +85 \,^{\circ}\text{C}$ 

If one or more of the signals interface with TTL-level devices:

$$V_{DD} = 5.0 \text{ volts } \pm 5\%$$
  
 $T_A = -40 \text{ to } +85 ^{\circ}\text{C}$ 

Table 5-5 lists the maximum internal capacitance that you may expect at the signal ports of the gate array chip.

Table 5-1. Absolute Maxium Ratings

 $T_A = +25$  °C

| Power supply voltage, V <sub>DD</sub>   | -0.5 to +7.0 V                   |  |  |  |
|-----------------------------------------|----------------------------------|--|--|--|
| Input voltage, V <sub>I</sub>           | $-0.5 \text{ V to V}_{DD} + 0.5$ |  |  |  |
| Input current, I <sub>I</sub>           | 40 mA                            |  |  |  |
| Output current, I <sub>0</sub>          | 40 mA                            |  |  |  |
| Operating temperature, T <sub>OPT</sub> | -40 to +85°C                     |  |  |  |
| Storage temperature, T <sub>STG</sub>   | −65 to +150°C                    |  |  |  |

Table 5-2. Recommended Operating Conditions

| device.                  |                                         |                                 | CMOS                | Level               | TTL  | Level           |             |
|--------------------------|-----------------------------------------|---------------------------------|---------------------|---------------------|------|-----------------|-------------|
| cs and ac                | Parameter                               | Symbol                          | Min                 | Max                 | Min  | Max             | Unit        |
| cations are interface,   | Power supply voltage                    | $V_{DD}$                        | 4.5                 | 5.5                 | 4.75 | 5.25            | ٧           |
| rface with<br>d ambient  | Ambient<br>temperature                  | TA                              | -40                 | +85                 | 0    | +70             | °C          |
| e:                       | Low-level<br>input voltage              | V <sub>IL</sub>                 | 0                   | 0.3 V <sub>DD</sub> | 0    | 8.0             | V           |
|                          | High-level input voltage                | V <sub>IH</sub>                 | 0.7 V <sub>DD</sub> | V <sub>DD</sub>     | 2.0  | V <sub>DD</sub> | V<br>Data S |
| TTL-level                | Input rise or fall time (1)             | t <sub>R</sub> , t <sub>F</sub> | 0                   | 10                  | 0    | 10              | μS          |
| DataSheet4L              | Rositive Schmitt<br>trigger voltage (2) | Vp                              | 1.8                 | 4.0                 | 1.2  | 2.3             | ٧           |
| tance that<br>gate array | Negative Schmitt<br>trigger voltage (2) | V <sub>N</sub>                  | 0.6                 | 3.1                 | 0.6  | 1.8             | ٧           |
|                          | Hysteresis<br>voltage (2)               | V <sub>H</sub>                  | 0.3                 | 1.5                 | 0.3  | 1.5             | V           |
|                          |                                         |                                 |                     |                     |      |                 |             |

#### Note:

- (1) For Schmitt trigger input buffers.
- (2)  $V_{DD} = 5.0 V$

# 1.5-Micron CMOS-4 and -4A



Table 5-3. DC Characteristics

 $V_{DD} = 5~V~\pm 10\%;~T_A = -40~to~+85\,^{\circ}C$ 

|    |                                    |                  |                       | Limits           |     |      |                          |
|----|------------------------------------|------------------|-----------------------|------------------|-----|------|--------------------------|
| Pa | ırameter                           | Symbol           | Min                   | Тур              | Max | Unit | Test Conditions          |
|    | atic current<br>lote 1)            | IL               |                       | 0.1              | 200 | μΑ   | $V_{i} = V_{DD}$ or GND  |
| in | put current                        |                  |                       |                  |     |      |                          |
|    | With pull-up                       | II               | 25                    | 80               | 250 | μΑ   | $V_I = GND$              |
|    | With pull-<br>down                 | l <sub>l</sub>   | 25                    | 80               | 250 | μΑ   | $V_I = V_{DD}$           |
|    | Without<br>resistor<br>(Note 1)    | l <sub>l</sub>   |                       | 10 <sup>-5</sup> | 10  | μΑ   | $V_1 = V_{DD}$ or GND    |
| Dy | namic current                      | lDD              |                       | 3                |     | μΑ   | Per cell at 1 MHz        |
| ٥ı | f-state<br>itput leakage<br>irrent | l <sub>OZ</sub>  |                       |                  | 10  | μΑ   | $V_0 = V_{DD}$ or GNI    |
| Lo | w-level output                     | current          | (Note 2)              |                  |     |      |                          |
|    | Buffer F001<br>(Note 3)            | l <sub>O</sub> L | 4.0<br>(4.3)          | 11               | -   | mA   | $V_{OL} = 0.4 \text{ V}$ |
| m  | Buffer F002                        | l <sub>OL</sub>  | 5.6<br>(6.0)          | 15               |     | mA   | _                        |
|    | Buffer F003<br>(Note 4)            | l <sub>O</sub> L | 12<br>(13)            | 15               |     | mA   |                          |
| Hi | gh-level outpu                     | t current        | (Note 2)              |                  |     |      |                          |
|    | Buffer F001<br>(Note 3)            | lон              | 4.0<br>(4.3)          | 8                |     | mA   | A                        |
|    | Buffer F002                        | lон              | 5.6<br>(6.0)          | 11               |     | mA   |                          |
|    | Buffer F003<br>(Note 4)            | Iон              | 12<br>(13)            | 11               |     | mA   |                          |
|    | ow-level<br>utput voltage          | V <sub>OL</sub>  |                       |                  | 0.1 | ٧    |                          |
|    | igh-level<br>utput voltage         | V <sub>0H</sub>  | V <sub>DD</sub> — 0.1 |                  |     | ٧    |                          |

### Note:

- Not applicable to blocks with a pull-up or pull-down resistor or to oscillator blocks.
- (2) Current values in parentheses are for TTL level interface.  $V_{DD}=5~V~\pm5\%~and~T_A=-40~to~+85~C.$
- (3) Current values for FO01 are applicable to these low-drive output buffers:

B003, B004, B008 B0D3, B0D4, B0D8

B0U3, B0U4, B0U8

EXT1, EXT2, EXT3, EXT4

(4) Current values for FO03 are applicable to these high-drive output buffers:

B005, B006, B009

B0D5, B0D6, B0D9

B0U5, B0U6, B0U9

DataSheet4U. EXT5, EXT6, EXT7, EXT8

## Table 5-4. AC Characteristics

 $V_{DD} = 5 \text{ V} \pm 10\%$ ;  $T_A = -40 \text{ to} +85 ^{\circ}\text{C}$ 

|                                  |                  | Limits |     |            |      |                             |  |
|----------------------------------|------------------|--------|-----|------------|------|-----------------------------|--|
| Parameter                        | Symbol           | Min    | Тур | Max        | Unit | Test Conditions             |  |
| Max operating frequency (Note 1) | f <sub>max</sub> |        |     | 70<br>(75) | MHz  | Internal toggle;<br>F/0 = 1 |  |
| Delay time,<br>internal gate     | t <sub>PD</sub>  |        | 1.4 |            | ns   | F/0 = 3;<br>L = 3 mm        |  |
| Delay time,<br>input buffer      | t <sub>PD</sub>  |        | 2.0 |            | ns   |                             |  |
| Delay time,<br>output buffer     | t <sub>PD</sub>  |        | 4.0 |            | ns   | C <sub>L</sub> = 15 pF      |  |
| Output rise time                 | t <sub>R</sub>   |        | 3.2 |            | ns   |                             |  |
| Output fall time                 | t <sub>F</sub>   |        | 2.2 |            | ns   |                             |  |

#### Note

(1) Frequency in parentheses is for TTL level interface.  $V_{DD} = 5 \text{ V} \pm 5\%$  and  $T_A = -40 \text{ to } +85 \,^{\circ}\text{C}$ .

Table 5-5. Input/Output Capacitance

|          |                  | Li  | imits |      | D                      |
|----------|------------------|-----|-------|------|------------------------|
| Terminal | Symbol           | Тур | Max   | Unit | Test Conditions        |
| Input    | C <sub>IN</sub>  |     | 10    | pF   | $V_{DD} = V_I = 0 V_I$ |
| Output   | C <sub>OUT</sub> |     | 30    | pF   | f = 1 MHz              |
| 1/0      | C <sub>1/0</sub> |     | 35    | pF   |                        |

## Graphs

Figures 5-1 through 5-5 are graphs depicting the operating characteristics.

| Figure | Description                                        |
|--------|----------------------------------------------------|
| 5-1    | Input buffers (V <sub>O</sub> vs V <sub>I</sub> )  |
| 5-2    | Input buffers (V <sub>I</sub> vs V <sub>DD</sub> ) |
| 5-3    | Input buffers (V <sub>I</sub> vs T <sub>A</sub> )  |
| 5-4    | Internal gate delay time                           |
| 5-5    | Output buffers (also see Section 4)                |



Figure 5-1. Input Buffers; Output Voltage vs Input Voltage





5-3

## 1.5-Micron CMOS-4 and -4A



Figure 5-3. Input Buffers; Threshold Voltage vs Ambient Temperature



DataSheet4U.com www.DataSheet4U.com





Figure 5-4. Internal Gate Delay Time



DataSheet4U.com

## 1.5-Micron CMOS-4 and -4A



Figure 5-5. Output Buffers (FO01); Output Current vs Output Voltage



et4U.com

DataSheet4U.com