



### Very high accuracy (5 µV) zero drift micropower 5 V operational amplifiers



| QFN16 3x3 | TSS | OP14 |
|-----------|-----|------|
|           |     |      |

| Maturity status link |
|----------------------|
| TSZ121               |
| TSZ122               |
| TSZ124               |

| Related products |                      |  |  |  |  |
|------------------|----------------------|--|--|--|--|
| TSV711           | Continuous-time      |  |  |  |  |
| TSV731           | precision amplifiers |  |  |  |  |
| TSZ181           | Zero drift 3 MHz     |  |  |  |  |
| TSZ182           | amplifiers           |  |  |  |  |

| Benefits                                            |
|-----------------------------------------------------|
| Higher accuracy without calibration                 |
| Accuracy virtually unaffected by temperature change |

#### **Features**

- Very high accuracy and stability: offset voltage 5  $\mu$ V max at 25 °C, 8  $\mu$ V over full temperature range (-40 °C to 125 °C)
- Rail-to-rail input and output
- Low supply voltage: 1.8 5.5 V
- Low power consumption: 40 μA max. at 5 V
- Gain bandwidth product: 400 kHz
- High tolerance to ESD: 4 kV HBM
- Extended temperature range: -40 to 125 °C
- Micro-packages: SC70-5, DFN8 2x2, and QFN16 3x3

### **Applications**

- Battery-powered applications
- · Portable devices
- Signal conditioning
- Medical instrumentation

### **Description**

The TSZ12x series of high precision operational amplifiers offer very low input offset voltages with virtually zero drift.

TSZ121 is the single version, TSZ122 the dual version, and TSZ124 the quad version, with pinouts compatible with industry standards.

The TSZ12x series offers rail-to-rail input and output, excellent speed/power consumption ratio, and 400 kHz gain bandwidth product, while consuming less than 40  $\mu$ A at 5 V. The devices also feature an ultra-low input bias current.

These features make the TSZ12x family ideal for sensor interfaces, battery-powered applications and portable applications.



# Package pin connections

Figure 1. Pin connections for each package (top view)



1. The exposed pads of the DFN8 2x2 and the QFN16 3x3 can be connected to VCC- or left floating.

DS9216 - Rev 11 page 2/37



# Absolute maximum ratings and operating conditions

Table 1. Absolute maximum ratings (AMR)

| Symbol           | Parameter                                      |                                                           | Value            | Unit |
|------------------|------------------------------------------------|-----------------------------------------------------------|------------------|------|
| V <sub>CC</sub>  | Supply voltage (1)                             |                                                           | 6                |      |
| $V_{id}$         | Differential input voltage (2)                 |                                                           | ±V <sub>CC</sub> | V    |
| V <sub>in</sub>  | Input voltage (3)                              | (V <sub>CC</sub> -) - 0.2 to<br>(V <sub>CC</sub> +) + 0.2 | ·                |      |
| I <sub>in</sub>  | Input current (4)                              |                                                           | 10               | mA   |
| T <sub>stg</sub> | Storage temperature                            |                                                           | -65 to 150       | °C   |
| Tj               | Maximum junction temperature                   | 150                                                       | C                |      |
|                  | Thermal resistance junction to ambient (5) (6) | SC70-5                                                    | 205              |      |
|                  |                                                | SOT23-5                                                   | 250              |      |
|                  |                                                | DFN8 2x2                                                  | 57               |      |
| $R_{thja}$       |                                                | MiniSO8                                                   | 190              | °C/W |
|                  |                                                | SO8                                                       | 125              |      |
|                  |                                                | QFN16 3x3                                                 | 39               |      |
|                  |                                                | 100                                                       |                  |      |
|                  | HBM: human body model (7)                      | 4                                                         | kV               |      |
| ESD              | MM: machine model (8)                          | 300                                                       | V                |      |
|                  | CDM: charged device model (9)                  | 1.5                                                       | kV               |      |
|                  | Latch-up immunity                              |                                                           | 200              | mA   |

- 1. All voltage values, except the differential voltage are with respect to the network ground terminal.
- 2. The differential voltage is the non-inverting input terminal with respect to the inverting input terminal.
- 3.  $V_{cc}$   $V_{in}$  must not exceed 6 V, Vin must not exceed 6 V
- 4. Input current must be limited by a resistor in series with the inputs.
- 5. R<sub>th</sub> are typical values.
- 6. Short-circuits can cause excessive heating and destructive dissipation.
- 7. Human body model: 100 pF discharged through a 1.5 kΩ resistor between two pins of the device, done for all couples of pin combinations with other pins floating.
- 8. Machine model: a 200 pF cap is charged to the specified voltage, then discharged directly between two pins of the device with no external series resistor (internal resistor  $< 5 \Omega$ ), done for all couples of pin combinations with other pins floating.
- 9. Charged device model: all pins plus package are charged together to the specified voltage and then discharged directly to ground.

**Table 2. Operating conditions** 

| Symbol            | Parameter                            | Value                                        | Unit |
|-------------------|--------------------------------------|----------------------------------------------|------|
| V <sub>CC</sub>   | Supply voltage                       | 1.8 to 5.5                                   | V    |
| V <sub>icm</sub>  | Common mode input voltage range      | $(V_{CC}_{-})$ - 0.1 to $(V_{CC}_{+})$ + 0.1 | V    |
| T <sub>oper</sub> | Operating free air temperature range | -40 to 125                                   | °C   |

DS9216 - Rev 11 page 3/37



# 3 Electrical characteristics

Table 3. Electrical characteristics at  $V_{CC+}$  = 1.8 V with  $V_{CC-}$  = 0 V,  $V_{icm}$  =  $V_{CC}/2$ , T = 25 ° C, and  $R_L$  = 10 k $\Omega$  connected to  $V_{CC}/2$  (unless otherwise specified)

| Symbol                   | Parameter                                                                                                                                              | Conditions                                                 | Min. | Тур. | Max.               | Unit    |  |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|------|--------------------|---------|--|
| DC perform               | nance                                                                                                                                                  |                                                            | '    | '    |                    |         |  |
|                          |                                                                                                                                                        | T = 25 °C                                                  |      | 1    | 5                  | .,      |  |
| $V_{io}$                 | Input offset voltage                                                                                                                                   | -40 °C < T < 125 °C                                        |      |      | 8                  | μV      |  |
| $\Delta V_{io}/\Delta T$ | Input offset voltage drift (1)                                                                                                                         | -40 °C < T < 125 °C                                        |      | 10   | 30                 | nV/°C   |  |
|                          |                                                                                                                                                        | T = 25 °C                                                  |      | 50   | 200 (2)            |         |  |
| l <sub>ib</sub>          | Input bias current (V <sub>out</sub> = V <sub>CC</sub> /2)                                                                                             | -40 °C < T < 125 °C                                        |      |      | 300 (2)            | _       |  |
|                          |                                                                                                                                                        | T = 25 °C                                                  |      | 100  | 400 (2)            | pА      |  |
| l <sub>io</sub>          | Input offset current (V <sub>out</sub> = V <sub>CC</sub> /2)                                                                                           | -40 °C < T < 125 °C                                        |      |      | 600 <sup>(2)</sup> |         |  |
|                          | Common mode rejection ratio, 20                                                                                                                        | T = 25 °C                                                  | 110  | 122  |                    |         |  |
| CMR                      | $\begin{split} &\log \; (\Delta V_{icm}/\Delta V_{io}), \; V_{ic} = 0 \; V \; to \; V_{CC}, \\ &V_{out} = V_{CC}/2, \; R_L > 1 \; M\Omega \end{split}$ | -40 °C < T < 125 °C                                        | 110  |      |                    | dB      |  |
| Δ.                       | Large signal voltage gain, V <sub>out</sub> =                                                                                                          | T = 25 °C                                                  | 118  | 135  |                    |         |  |
| $A_{vd}$                 | 0.5 V to (V <sub>CC</sub> - 0.5 V)                                                                                                                     | -40 °C < T < 125 °C                                        | 110  |      |                    |         |  |
| V <sub>OH</sub>          | High-level output voltage                                                                                                                              | T = 25 °C                                                  |      |      | 30                 | 30      |  |
| VOH                      | riigh-level output voltage                                                                                                                             | -40 °C < T < 125 °C                                        |      |      | 70                 | mV      |  |
| V <sub>OL</sub>          | Low lovel output voltage                                                                                                                               | T = 25 °C                                                  |      |      | 30                 | IIIV    |  |
| VOL                      | Low-level output voltage                                                                                                                               | -40 °C < T < 125 °C                                        |      |      | 70                 |         |  |
|                          | I <sub>sink</sub> (V <sub>out</sub> = V <sub>CC</sub> )  I <sub>source</sub> (V <sub>out</sub> = 0 V)                                                  | T = 25 °C                                                  | 7    | 8    |                    |         |  |
| l <sub>out</sub>         |                                                                                                                                                        | -40 °C < T < 125 °C                                        | 6    |      |                    | mA      |  |
| out                      |                                                                                                                                                        | T = 25 °C                                                  | 5    | 7    |                    |         |  |
|                          | source (*out • *)                                                                                                                                      | -40 °C < T < 125 °C                                        | 4    |      |                    |         |  |
| I <sub>CC</sub>          | Supply current (per amplifier, V <sub>out</sub> =                                                                                                      | T = 25 °C                                                  |      | 28   | 40                 | μA      |  |
|                          | $V_{CC}/2$ , $R_L > 1 M\Omega$ )                                                                                                                       | -40 °C < T < 125 °C                                        |      |      | 40                 | μΛ      |  |
| C perform                | nance                                                                                                                                                  |                                                            |      |      |                    |         |  |
| GBP                      | Gain bandwidth product                                                                                                                                 |                                                            |      | 400  |                    | kHz     |  |
| $F_{u}$                  | Unity gain frequency                                                                                                                                   |                                                            |      | 300  |                    | KIIZ    |  |
| φm                       | Phase margin                                                                                                                                           | $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}$           |      | 55   |                    | Degrees |  |
| $G_m$                    | Gain margin                                                                                                                                            |                                                            |      | 17   |                    | dB      |  |
| SR                       | Slew rate (3)                                                                                                                                          |                                                            |      | 0.17 |                    | V/µs    |  |
| t <sub>s</sub>           | Setting time                                                                                                                                           | To 0.1 %, $V_{in}$ = 1 Vp-p, $R_L$ = 10 kΩ, $C_L$ = 100 pF |      | 50   |                    | μs      |  |
|                          |                                                                                                                                                        | f = 1 kHz                                                  |      | 60   |                    | \ h -   |  |
| e <sub>n</sub>           | Equivalent input noise voltage                                                                                                                         | f = 10 kHz                                                 |      | 60   |                    | nV/√Hz  |  |
| ∫e <sub>n</sub>          | Low-frequency peak-to-peak input noise                                                                                                                 | Bandwidth, f = 0.1 to 10 Hz                                |      | 1.1  |                    | μVpp    |  |
| Cs                       | Channel separation                                                                                                                                     | f = 100 Hz                                                 |      | 120  |                    | dB      |  |
|                          |                                                                                                                                                        | T = 25 °C                                                  |      | 50   |                    |         |  |
| t <sub>init</sub>        | Initialization time                                                                                                                                    | -40 °C < T < 125 °C                                        |      | 100  |                    | μs      |  |

DS9216 - Rev 11 page 4/37



- 1. See Section 5.5 Input offset voltage drift over temperature. Input offset measurements are performed on x100 gain configuration. The amplifiers and the gain setting resistors are at the same temperature.
- 2. Guaranteed by design
- 3. Slew rate value is calculated as the average between positive and negative slew rates.

Table 4. Electrical characteristics at  $V_{CC+}$  = 3.3 V with  $V_{CC-}$  = 0 V,  $V_{icm}$  =  $V_{CC}/2$ , T = 25 ° C, and  $R_L$  = 10 k $\Omega$  connected to  $V_{CC}/2$  (unless otherwise specified)

| Symbol               | Parameter                                                                                                                                                | Conditions                                                 | Min. | Тур.     | Max.               | Unit       |
|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------|----------|--------------------|------------|
| C perforn            | nance                                                                                                                                                    |                                                            |      | <u> </u> |                    |            |
| \/                   | 1                                                                                                                                                        | T = 25 °C                                                  |      | 1        | 5                  | .,         |
| $V_{io}$             | Input offset voltage                                                                                                                                     | -40 °C < T < 125 °C                                        |      |          | 8                  | μV         |
| ΔV <sub>io</sub> /ΔΤ | Input offset voltage drift (1)                                                                                                                           | -40 °C < T < 125 °C                                        |      | 10       | 30                 | nV/°C      |
|                      |                                                                                                                                                          | T = 25 °C                                                  |      | 60       | 200 (2)            |            |
| l <sub>ib</sub>      | Input bias current (V <sub>out</sub> = V <sub>CC</sub> /2)                                                                                               | -40 °C < T < 125 °C                                        |      |          | 300 (2)            |            |
|                      |                                                                                                                                                          | T = 25 °C                                                  |      | 120      | 400 (2)            | pA         |
| I <sub>io</sub>      | Input offset current (V <sub>out</sub> = V <sub>CC</sub> /2)                                                                                             | -40 °C < T < 125 °C                                        |      |          | 600 <sup>(2)</sup> |            |
|                      | Common mode rejection ratio, 20                                                                                                                          | T = 25 °C                                                  | 115  | 128      |                    |            |
| CMR                  | $ \begin{aligned} &\log \; (\Delta V_{icm}/\Delta V_{io}),  V_{ic} = 0 \; V \; to \; V_{CC}, \\ &V_{out} = V_{CC}/2,  R_L > 1 \; M\Omega \end{aligned} $ | -40 °C < T < 125 °C                                        | 115  |          |                    | dB         |
| ٨                    | Large signal voltage gain, V <sub>out</sub> =                                                                                                            | T = 25 °C                                                  | 118  | 135      |                    | 4.5        |
| $A_{vd}$             | 0.5 V to (V <sub>CC</sub> - 0.5 V)                                                                                                                       | -40 °C < T < 125 °C                                        | 110  |          |                    |            |
| V <sub>OH</sub>      | Lieb level entent veltere                                                                                                                                | T = 25 °C                                                  |      |          | 30                 |            |
|                      | High-level output voltage                                                                                                                                | -40 °C < T < 125 °C                                        |      |          | 70                 |            |
| V                    | Low-level output voltage                                                                                                                                 | T = 25 °C                                                  |      |          | 30                 | mV         |
| $V_{OL}$             |                                                                                                                                                          | -40 °C < T < 125 °C                                        |      |          | 70                 |            |
|                      | $I_{sink} (V_{out} = V_{CC})$                                                                                                                            | T = 25 °C                                                  | 15   | 18       |                    | mA         |
| 1                    |                                                                                                                                                          | -40 °C < T < 125 °C                                        | 12   |          |                    |            |
| l <sub>out</sub>     |                                                                                                                                                          | T = 25 °C                                                  | 14   | 16       |                    |            |
|                      | I <sub>source</sub> (V <sub>out</sub> = 0 V)                                                                                                             | -40 °C < T < 125 °C                                        | 10   |          |                    |            |
| l                    | Supply current (per amplifier, V <sub>out</sub> =                                                                                                        | T = 25 °C                                                  |      | 29       | 40                 |            |
| I <sub>CC</sub>      | $V_{CC}/2$ , $R_L > 1 M\Omega$ )                                                                                                                         | -40 °C < T < 125 °C                                        |      |          | 40                 | μA         |
| C perforn            | nance                                                                                                                                                    |                                                            |      |          |                    |            |
| GBP                  | Gain bandwidth product                                                                                                                                   |                                                            |      | 400      |                    | kHz        |
| $F_u$                | Unity gain frequency                                                                                                                                     |                                                            |      | 300      |                    | KIIZ       |
| φm                   | Phase margin                                                                                                                                             | $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}$           |      | 56       |                    | Degree     |
| G <sub>m</sub>       | Gain margin                                                                                                                                              |                                                            |      | 19       |                    | dB         |
| SR                   | Slew rate (3)                                                                                                                                            |                                                            |      | 0.19     |                    | V/µs       |
| ts                   | Setting time                                                                                                                                             | To 0.1 %, $V_{in}$ = 1 Vp-p, $R_L$ = 10 kΩ, $C_L$ = 100 pF |      | 50       |                    | μs         |
|                      | Particular transfer 1                                                                                                                                    | f = 1 kHz                                                  |      | 40       |                    | -> 11 /2 : |
| e <sub>n</sub>       | Equivalent input noise voltage                                                                                                                           | f = 10 kHz                                                 |      | 40       |                    | nV/√H:     |
| ∫e <sub>n</sub>      | Low-frequency peak-to-peak input noise                                                                                                                   | Bandwidth, f = 0.1 to 10 Hz                                |      | 0.8      |                    | μVрр       |
| Cs                   | Channel separation                                                                                                                                       | f = 100 Hz                                                 |      | 120      |                    | dB         |

DS9216 - Rev 11 page 5/37



| Symbol            | Parameter                             | Conditions          | Min. | Тур. | Max. | Unit |
|-------------------|---------------------------------------|---------------------|------|------|------|------|
| f                 | t <sub>init</sub> Initialization time | T = 25 °C           |      | 50   |      | 110  |
| <sup>L</sup> init | initialization time                   | -40 °C < T < 125 °C |      | 100  |      | μs   |

<sup>1.</sup> See Section 5.5 Input offset voltage drift over temperature. Input offset measurements are performed on x100 gain configuration. The amplifiers and the gain setting resistors are at the same temperature.

Table 5. Electrical characteristics at  $V_{CC+}$  = 5 V with  $V_{CC-}$  = 0 V,  $V_{icm}$  =  $V_{CC}/2$ , T = 25 ° C, and  $R_L$  = 10 k $\Omega$  connected to  $V_{CC}/2$  (unless otherwise specified)

| Symbol                   | Parameter                                                                                                                                                  | Conditions                                           | Min. | Тур. | Max.    | Unit  |  |
|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------|------|---------|-------|--|
| DC perform               | ance                                                                                                                                                       |                                                      | ·    |      |         |       |  |
| V <sub>io</sub>          | Input offset voltage                                                                                                                                       | T = 25 °C                                            |      | 1    | 5       | \/    |  |
| v <sub>i0</sub>          | Input offset voltage                                                                                                                                       | -40 °C < T < 125 °C                                  |      |      | 8       | μV    |  |
| $\Delta V_{io}/\Delta T$ | Input offset voltage drift (1)                                                                                                                             | -40 °C < T < 125 °C                                  |      | 10   | 30      | nV/°C |  |
|                          | Input bias current (V <sub>out</sub> = V <sub>CC</sub> /2)                                                                                                 | T = 25 °C                                            |      | 70   | 200 (2) |       |  |
| I <sub>ib</sub>          | input bias current (v <sub>out</sub> – v <sub>CC</sub> /2)                                                                                                 | -40 °C < T < 125 °C                                  |      |      | 300 (2) | A     |  |
|                          | In part offers a company () ( - ) ( (2)                                                                                                                    | T = 25 °C                                            |      | 140  | 400 (2) | pA    |  |
| l <sub>io</sub>          | Input offset current (V <sub>out</sub> = V <sub>CC</sub> /2)                                                                                               | -40 °C < T < 125 °C                                  |      |      | 600 (2) |       |  |
|                          | Common mode rejection ratio, 20                                                                                                                            | T = 25 °C                                            | 115  | 136  |         |       |  |
| CMR                      | $\begin{aligned} &\log \; (\Delta V_{icm}/\Delta V_{io}), \; V_{ic} = 0 \; V \; to \; V_{CC}, \\ &V_{out} = V_{CC}/2, \; R_L > 1 \; M\Omega \end{aligned}$ | -40 °C < T < 125 °C                                  | 115  |      |         |       |  |
|                          | Supply voltage rejection ratio, 20                                                                                                                         | T = 25 °C                                            | 120  | 140  |         |       |  |
| SVR                      | $\log (\Delta V_{CC}/\Delta V_{io}), V_{CC} = 1.8 \text{ V to } 5.5$ $V, V_{out} = V_{CC}/2, R_L > 1 \text{ M}\Omega$                                      | -40 °C < T < 125 °C                                  | 120  |      |         |       |  |
| Λ.                       | Large signal voltage gain, V <sub>out</sub> =                                                                                                              | T = 25 °C                                            | 120  | 135  |         | dB    |  |
| $A_{vd}$                 | 0.5 V to (V <sub>CC</sub> - 0.5 V)                                                                                                                         | -40 °C < T < 125 °C                                  | 110  |      |         | QD.   |  |
|                          | EMI rejection rate = -20 log $(V_{RFpeak}/\Delta V_{io})$                                                                                                  | V <sub>RF</sub> = 100 mV <sub>p</sub> , f = 400 MHz  |      | 84   |         |       |  |
|                          |                                                                                                                                                            | V <sub>RF</sub> = 100 mV <sub>p</sub> , f = 900 MHz  |      | 87   |         |       |  |
| EMIRR (3)                |                                                                                                                                                            | V <sub>RF</sub> = 100 mV <sub>p</sub> , f = 1800 MHz |      | 90   |         |       |  |
|                          |                                                                                                                                                            | V <sub>RF</sub> = 100 mV <sub>p</sub> , f = 2400 MHz |      | 91   |         |       |  |
| .,,                      |                                                                                                                                                            | T = 25 °C                                            |      |      | 30      |       |  |
| $V_{OH}$                 | High-level output voltage                                                                                                                                  | -40 °C < T < 125 °C                                  |      |      | 70      |       |  |
| \ <u>/</u>               | 1 1 1 1 1 1 1                                                                                                                                              | T = 25 °C                                            |      |      | 30      | mV    |  |
| $V_{OL}$                 | Low-level output voltage                                                                                                                                   | -40 °C < T < 125 °C                                  |      |      | 70      |       |  |
|                          | I <sub>sink</sub> (V <sub>out</sub> = V <sub>CC</sub> )                                                                                                    | T = 25 °C                                            | 15   | 18   |         |       |  |
| 1                        | Isink (Vout = VCC)                                                                                                                                         | -40 °C < T < 125 °C                                  | 14   |      |         | mA    |  |
| l <sub>out</sub>         | I <sub>source</sub> (V <sub>out</sub> = 0 V)                                                                                                               | T = 25 °C                                            | 14   | 17   |         | ША    |  |
|                          | isource (vout 5 v)                                                                                                                                         | -40 °C < T < 125 °C                                  | 12   |      |         |       |  |
| I <sub>CC</sub>          | Supply current (per amplifier, V <sub>out</sub> =                                                                                                          | T = 25 °C                                            |      | 31   | 40      | μA    |  |
|                          | $V_{CC}/2$ , $R_L > 1 M\Omega$ )                                                                                                                           | -40 °C < T < 125 °C                                  |      |      | 40      | μ/ \  |  |
| AC perform               | ance                                                                                                                                                       |                                                      |      |      |         |       |  |
| GBP                      | Gain bandwidth product                                                                                                                                     | $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}$     |      | 400  |         | kHz   |  |
| $F_{u}$                  | Unity gain frequency                                                                                                                                       | N_                                                   |      | 300  |         | NI IZ |  |

DS9216 - Rev 11 page 6/37

<sup>2.</sup> Guaranteed by design

<sup>3.</sup> Slew rate value is calculated as the average between positive and negative slew rates.



| Symbol            | Parameter                              | Conditions M                                                  |    | Тур. | Max. | Unit      |
|-------------------|----------------------------------------|---------------------------------------------------------------|----|------|------|-----------|
| φm                | Phase margin                           |                                                               |    | 53   |      | Degrees   |
| G <sub>m</sub>    | Gain margin                            | $R_L = 10 \text{ k}\Omega, C_L = 100 \text{ pF}$              |    | 19   |      | dB        |
| SR                | Slew rate (4)                          |                                                               |    | 0.19 |      | V/µs      |
| t <sub>s</sub>    | Setting time                           | To 0.1 %, $V_{in}$ = 100 mVp-p, $R_L$ = 10 kΩ, $C_L$ = 100 pF | 10 |      |      | μs        |
|                   | Equivalent input poins voltage         | f = 1 kHz                                                     |    | 37   |      | nV/√Hz    |
| e <sub>n</sub>    | Equivalent input noise voltage         | f = 10 kHz                                                    |    | 37   |      | IIV/ VIIZ |
| ∫e <sub>n</sub>   | Low-frequency peak-to-peak input noise | Bandwidth, f = 0.1 to 10 Hz                                   |    | 0.75 |      | μVpp      |
| C <sub>s</sub>    | Channel separation                     | f = 100 Hz                                                    |    | 120  |      | dB        |
| <b>t</b>          | Initialization time                    | T = 25 °C                                                     |    | 50   |      | 110       |
| t <sub>init</sub> | Initialization time                    | -40 °C < T < 125 °C                                           |    | 100  |      | μs        |

<sup>1.</sup> See Section 5.5 Input offset voltage drift over temperature. Input offset measurements are performed on x100 gain configuration. The amplifiers and the gain setting resistors are at the same temperature.

- 2. Guaranteed by design
- 3. Tested on SC70-5 package
- 4. Slew rate value is calculated as the average between positive and negative slew rates.

DS9216 - Rev 11 page 7/37



### 4 Electrical characteristic curves





Figure 4. Input offset voltage distribution at V<sub>CC</sub> = 3.3 V







DS9216 - Rev 11 page 8/37



Figure 8. Input offset voltage vs. supply voltage



Figure 9. Input offset voltage vs. input common-mode at  $V_{CC}$  = 1.8 V



Figure 10. Input offset voltage vs. input common-mode at  $V_{CC}$  = 2.7 V



Figure 11. Input offset voltage vs. input common-mode at  $V_{CC}$  = 5.5 V



Figure 12. Input offset voltage vs. temperature



Figure 13. V<sub>OH</sub> vs. supply voltage



DS9216 - Rev 11 page 9/37





Figure 15. Output current vs. output voltage at V<sub>CC</sub> = 1.8 V 20 Output Current (mA) T=25°C T=-40°C 10 T=125°C 0 T=125°C T=25°C T=-40°C -20 Vcc=1.8V -30 0.0 0.3 0.8 1.5 0.5 1.0 1.3 1.8 Output Voltage (V)

Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output current vs. output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage at V<sub>CC</sub> = 5.5 V

(Figure 16. Output voltage







DS9216 - Rev 11 page 10/37







Figure 22. Bode diagram at V<sub>CC</sub> = 5.5 V 40 200 T=-40°C Gain 150 20 100 T=25°C 50 Gain (dB) T=125°C -50 Phase. -20 -100 -150 Vcc=5.5V, Vicm=2.75V, G=-100 RI=10kΩ, CI=100pF, VrI=Vcc/2 -200 -40 -250 1000 Frequency (kHz)







DS9216 - Rev 11 page 11/37







Figure 28. Noise vs. frequency and temperature Equivalent Input Voltage Noise (nV/√Hz) 180 160 Vicm=Vcc/2 Vcc=5.5V 120 [125°C] 100 80 60 40 20 100 10k Frequency (Hz)







DS9216 - Rev 11 page 12/37



Figure 32. Positive overvoltage recovery at  $V_{CC}$  = 1.8 V



Figure 33. Positive overvoltage recovery at V<sub>CC</sub> = 5 V



Figure 34. Negative overvoltage recovery at V<sub>CC</sub> = 1.8 V



Figure 35. Negative overvoltage recovery at  $V_{CC} = 5 V$ 



Figure 36. PSRR vs. frequency



Figure 37. Output impedance vs. frequency



DS9216 - Rev 11 page 13/37



### Application information

### 5.1 Operation theory

The TSZ121, TSZ122, and TSZ124 are high precision CMOS devices. They achieve a low offset drift and no 1/f noise thanks to their chopper architecture. Chopper-stabilized amps constantly correct low-frequency errors across the inputs of the amplifier.

Chopper-stabilized amplifiers can be explained with respect to:

- Time domain
- · Frequency domain

#### 5.1.1 Time domain

The basis of the chopper amplifier is realized in two steps. These steps are synchronized thanks to a clock running at 400 kHz.

Figure 38. Block diagram in the time domain (step 1)



Figure 39. Block diagram in the time domain (step 2)



Figure 38. Block diagram in the time domain (step 1) shows step 1, the first clock cycle, where  $V_{io}$  is amplified in the normal way.

Figure 39. Block diagram in the time domain (step 2) shows step 2, the second clock cycle, where Chop1 and Chop2 swap paths. At this time, the  $V_{io}$  is amplified in a reverse way as compared to step 1.

At the end of these two steps, the average V<sub>io</sub> is close to zero.

The A2(f) amplifier has a small impact on the  $V_{io}$  because the  $V_{io}$  is expressed as the input offset and is consequently divided by A1(f).

In the time domain, the offset part of the output signal before filtering is shown in Figure 40. V<sub>io</sub> cancellation principle.

Figure 40. V<sub>io</sub> cancellation principle



DS9216 - Rev 11 page 14/37



The low pass filter averages the output value resulting in the cancellation of the  $V_{io}$  offset.

The 1/f noise can be considered as an offset in low frequency and it is canceled like the  $V_{io}$ , thanks to the chopper technique.

#### 5.1.2 Frequency domain

The frequency domain gives a more accurate vision of chopper-stabilized amplifier architecture.

Figure 41. Block diagram in the frequency domain



The modulation technique transposes the signal to a higher frequency where there is no 1/f noise, and demodulate it back after amplification.

- 1. According to Figure 41. Block diagram in the frequency domain, the input signal V<sub>in</sub> is modulated once (Chop1) so all the input signal is transposed to the high frequency domain.
- 2. The amplifier adds its own error ( $V_{io}$  (output offset voltage) + the noise  $V_n$  (1/f noise)) to this modulated signal.
- 3. This signal is then demodulated (Chop2), but since the noise and the offset are modulated only once, they are transposed to the high frequency, leaving the output signal of the amplifier without any offset and low frequency noise. Consequently, the input signal is amplified with a very low offset and 1/f noise.
- 4. To get rid of the high frequency part of the output signal (which is useless) a low pass filter is implemented. To further suppress the remaining ripple down to a desired level, another low pass filter may be added externally on the output of the TSZ121, TSZ122, or TSZ124 device.

#### 5.2 Operating voltages

TSZ121, TSZ122, and TSZ124 devices can operate from 1.8 to 5.5 V. The parameters are fully specified for 1.8 V, 3.3 V, and 5 V power supplies. However, the parameters are very stable in the full  $V_{CC}$  range and several characterization curves show the TSZ121, TSZ122, and TSZ124 device characteristics at 1.8 V and 5.5 V. Additionally, the main specifications are guaranteed in extended temperature ranges from -40 to 125  $^{\circ}$  C.

#### 5.3 Input pin voltage ranges

TSZ121, TSZ122, and TSZ124 devices have internal ESD diode protection on the inputs. These diodes are connected between the input and each supply rail to protect the input MOSFETs from electrical discharge. If the input pin voltage exceeds the power supply by 0.5 V, the ESD diodes become conductive and excessive

In this case, it is important to limit the current to 10 mA, by adding resistance on the input pin, as described in Figure 42. Input current limitation.

current can flow through them. Without limitation this over current can damage the device.

DS9216 - Rev 11 page 15/37



Figure 42. Input current limitation



### 5.4 Rail-to-rail input

TSZ121, TSZ122, and TSZ124 devices have a rail-to-rail input, and the input common mode range is extended from ( $V_{CC-}$ ) - 0.1 V to ( $V_{CC+}$ ) + 0.1 V.

#### 5.5 Input offset voltage drift over temperature

The maximum input voltage drift variation over temperature is defined as the offset variation related to the offset value measured at 25 °C. The operational amplifier is one of the main circuits of the signal conditioning chain, and the amplifier input offset is a major contributor to the chain accuracy. The signal chain accuracy at 25 °C can be compensated during production at application level. The maximum input voltage drift over temperature enables the system designer to anticipate the effect of temperature variations.

The maximum input voltage drift over temperature is computed using Equation 1.

#### **Equation 1**

$$\frac{\Delta V_{io}}{\Delta T} = \text{max} \left| \frac{V_{io}(T) - V_{io}(25 \,^{\circ}C)}{T - 25 \,^{\circ}C} \right|$$

Where T = -40  $^{\circ}$ C and 125  $^{\circ}$ C.

The TSZ121, TSZ122, and TSZ124 datasheet maximum value is guaranteed by measurements on a representative sample size ensuring a  $C_{pk}$  (process capability index) greater than 1.3.

#### 5.6 Rail-to-rail output

The operational amplifier output levels can go close to the rails: to a maximum of 30 mV above and below the rail when connected to a 10 k $\Omega$  resistive load to  $V_{CC}/2$ .

#### 5.7 Capacitive load

Driving large capacitive loads can cause stability problems. Increasing the load capacitance produces gain peaking in the frequency response, with overshoot and ringing in the step response. It is usually considered that with a gain peaking higher than 2.3 dB an op amp might become unstable.

Generally, the unity gain configuration is the worst case for stability and the ability to drive large capacitive loads. Figure 43. Stability criteria with a serial resistor at  $V_{DD} = 5 \text{ V}$  and Figure 44. Stability criteria with a serial resistor at  $V_{DD} = 1.8 \text{ V}$  show the serial resistor that must be added to the output, to make a system stable. Figure 45. Test configuration for Riso shows the test configuration using an isolation resistor, Riso.

DS9216 - Rev 11 page 16/37







Figure 45. Test configuration for Riso



#### 5.8 PCB layout recommendations

Particular attention must be paid to the layout of the PCB, tracks connected to the amplifier, load, and power supply. The power and ground traces are critical as they must provide adequate energy and grounding for all circuits. Good practice is to use short and wide PCB traces to minimize voltage drops and parasitic inductance.

In addition, to minimize parasitic impedance over the entire surface, a multi-via technique that connects the bottom and top layer ground planes together in many locations is often used.

The copper traces that connect the output pins to the load and supply pins should be as wide as possible to minimize trace resistance.

#### 5.9 Optimized application recommendation

TSZ121, TSZ122, and TSZ124 devices are based on chopper architecture. As they are switched devices, it is strongly recommended to place a 0.1 µF capacitor as close as possible to the supply pins.

A good decoupling has several advantages for an application. First, it helps to reduce electromagnetic interference. Due to the modulation of the chopper, the decoupling capacitance also helps to reject the small ripple that may appear on the output.

TSZ121, TSZ122, and TSZ124 devices have been optimized for use with 10 k $\Omega$  in the feedback loop. With this, or a higher value of resistance, these devices offer the best performance.

#### 5.10 EMI rejection ration (EMIRR)

The electromagnetic interference (EMI) rejection ratio, or EMIRR, describes the EMI immunity of operational amplifiers. An adverse effect that is common to many op amps is a change in the offset voltage as a result of RF signal rectification.

The TSZ121, TSZ122, and TSZ124 have been specially designed to minimize susceptibility to EMIRR and show an extremely good sensitivity. Figure 46. EMIRR on IN+ pin shows the EMIRR IN+ of the TSZ121, TSZ122, and TSZ124 measured from 10 MHz up to 2.4 GHz.

DS9216 - Rev 11 page 17/37





Figure 46. EMIRR on IN+ pin

### 5.11 Application examples

#### 5.11.1 Oxygen sensor

The electrochemical sensor creates a current proportional to the concentration of the gas being measured. This current is converted into voltage thanks to R resistance. This voltage is then amplified by TSZ121, TSZ122, and TSZ124 devices (see Figure 47. Oxygen sensor principle schematic).

Figure 47. Oxygen sensor principle schematic



The output voltage is calculated using Equation 2:

#### **Equation 2**

$$V_{out} = (I \times R - V_{io}) \times \left(\frac{R_2}{R_1} + 1\right)$$

As the current delivered by the O2 sensor is extremely low, the impact of the  $V_{io}$  can become significant with a traditional operational amplifier. The use of the chopper amplifier of the TSZ121, TSZ122, or TSZ124 is perfect for this application.

In addition, using TSZ121, TSZ122, or TSZ124 devices for the O2 sensor application ensures that the measurement of O2 concentration is stable even at different temperature thanks to a very good  $\Delta V_{io}/\Delta T$ .

#### 5.11.2 Precision instrumentation amplifier

The instrumentation amplifier uses three op amps. The circuit, shown in Figure 48. Precision instrumentation amplifier schematic, exhibits high input impedance, so that the source impedance of the connected sensor has no impact on the amplification.

DS9216 - Rev 11 page 18/37



Figure 48. Precision instrumentation amplifier schematic



The gain is set by tuning the Rg resistor. With R1 = R2 and R3 = R4, the output is given by Section 5.11.2 Equation 3.

#### **Equation 3**

$$V_{out} = \left(V_2 - V_1\right) \left[\frac{R_4}{R_2} \cdot \frac{2R_f}{R_a} + 1\right]$$

The matching of R1, R2 and R3, R4 is important to ensure a good common mode rejection ratio (CMR).

#### 5.11.3 Low-side current sensing

Power management mechanisms are found in most electronic systems. Current sensing is useful for protecting applications. The low-side current sensing method consists of placing a sense resistor between the load and the circuit ground. The resulting voltage drop is amplified using TSZ121, TSZ122, and TSZ124 devices (see Figure 49. Low-side current sensing schematic).

Figure 49. Low-side current sensing schematic



Vout can be expressed as follows:

#### **Equation 4**

$$V_{out} = R_{shunt} \times I \left( 1 - \frac{R_{g2}}{R_{g2} + R_{f2}} \right) \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) \times \left( 1 + \frac{R_{f1}}{R_{g1}} \right) - I_n \times R_{f1} - V_{io} \left( 1 + \frac{R_{f1}}{R_{g1}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{f2}}{R_{g2} + R_{f2}} \right) + I_p \left( \frac{R_{g2} \times R_{$$

Assuming that  $R_{f2} = R_{f1} = R_f$  and  $R_{g2} = R_{g1} = R_g$ , Equation 4 can be simplified as follows:

#### **Equation 5**

$$V_{out} = R_{shunt} \times I\left(\frac{R_f}{R_a}\right) - V_{io}\left(1 + \frac{R_f}{R_a}\right) + R_f \times I_{io}$$

The main advantage of using the chopper of the TSZ121, TSZ122, and TSZ124, for a low-side current sensing, is that the errors due to  $V_{io}$  and  $I_{io}$  are extremely low and may be neglected.

DS9216 - Rev 11 page 19/37





Therefore, for the same accuracy, the shunt resistor can be chosen with a lower value, resulting in lower power dissipation, lower drop in the ground path, and lower cost.

Particular attention must be paid on the matching and precision of  $R_{g1}$ ,  $R_{g2}$ ,  $R_{f1}$ , and  $R_{f2}$ , to maximize the accuracy of the measurement.

DS9216 - Rev 11 page 20/37



# 6 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark.

DS9216 - Rev 11 page 21/37



### 6.1 SC70-5 (or SOT323-5) package information



Figure 50. SC70-5 (or SOT323-5) package outline

Table 6. SC70-5 (or SOT323-5) mechanical data

|      | Dimensions |             |      |       |        |       |
|------|------------|-------------|------|-------|--------|-------|
| Ref. |            | Millimeters |      |       | Inches |       |
|      | Min.       | Тур.        | Max. | Min.  | Тур.   | Max.  |
| А    | 0.80       |             | 1.10 | 0.032 |        | 0.043 |
| A1   |            |             | 0.10 |       |        | 0.004 |
| A2   | 0.80       | 0.90        | 1.00 | 0.032 | 0.035  | 0.039 |
| b    | 0.15       |             | 0.30 | 0.006 |        | 0.012 |
| С    | 0.10       |             | 0.22 | 0.004 |        | 0.009 |
| D    | 1.80       | 2.00        | 2.20 | 0.071 | 0.079  | 0.087 |
| E    | 1.80       | 2.10        | 2.40 | 0.071 | 0.083  | 0.094 |
| E1   | 1.15       | 1.25        | 1.35 | 0.045 | 0.049  | 0.053 |
| е    |            | 0.65        |      |       | 0.025  |       |
| e1   |            | 1.30        |      |       | 0.051  |       |
| L    | 0.26       | 0.36        | 0.46 | 0.010 | 0.014  | 0.018 |
| <    | 0°         |             | 8°   | 0°    |        | 8°    |

DS9216 - Rev 11 page 22/37



# 6.2 SOT23-5 package information

Figure 51. SOT23-5 package outline



Table 7. SOT23-5 mechanical data

|      | Dimensions |             |            |           |       |            |  |
|------|------------|-------------|------------|-----------|-------|------------|--|
| Ref. |            | Millimeters |            | Inches    |       |            |  |
|      | Min.       | Тур.        | Max.       | Min.      | Тур.  | Max.       |  |
| Α    | 0.90       | 1.20        | 1.45       | 0.035     | 0.047 | 0.057      |  |
| A1   |            |             | 0.15       |           |       | 0.006      |  |
| A2   | 0.90       | 1.05        | 1.30       | 0.035     | 0.041 | 0.051      |  |
| В    | 0.35       | 0.40        | 0.50       | 0.014     | 0.016 | 0.020      |  |
| С    | 0.09       | 0.15        | 0.20       | 0.004     | 0.006 | 0.008      |  |
| D    | 2.80       | 2.90        | 3.00       | 0.110     | 0.114 | 0.118      |  |
| D1   |            | 1.90        |            |           | 0.075 |            |  |
| е    |            | 0.95        |            |           | 0.037 |            |  |
| E    | 2.60       | 2.80        | 3.00       | 0.102     | 0.110 | 0.118      |  |
| F    | 1.50       | 1.60        | 1.75       | 0.059     | 0.063 | 0.069      |  |
| L    | 0.10       | 0.35        | 0.60       | 0.004     | 0.014 | 0.024      |  |
| К    | 0 degrees  |             | 10 degrees | 0 degrees |       | 10 degrees |  |

DS9216 - Rev 11 page 23/37



# 6.3 DFN8 2 x 2 package information

PIN#1 ID

PIN#1

Figure 52. DFN8 2 x 2 package outline

Table 8. DFN8 2 x 2 mechanical data

|      | Dimensions |             |       |       |        |       |  |
|------|------------|-------------|-------|-------|--------|-------|--|
| Ref. |            | Millimeters |       |       | Inches |       |  |
|      | Min.       | Тур.        | Max.  | Min.  | Тур.   | Max.  |  |
| Α    | 0.51       | 0.55        | 0.60  | 0.020 | 0.022  | 0.024 |  |
| A1   |            |             | 0.05  |       |        | 0.002 |  |
| A3   |            | 0.15        |       |       | 0.006  |       |  |
| b    | 0.18       | 0.25        | 0.30  | 0.007 | 0.010  | 0.012 |  |
| D    | 1.85       | 2.00        | 2.15  | 0.073 | 0.079  | 0.085 |  |
| D2   | 1.45       | 1.60        | 1.70  | 0.057 | 0.063  | 0.067 |  |
| E    | 1.85       | 2.00        | 2.15  | 0.073 | 0.079  | 0.085 |  |
| E2   | 0.75       | 0.90        | 1.00  | 0.030 | 0.035  | 0.039 |  |
| е    |            | 0.50        |       |       | 0.020  |       |  |
| L    | 0.225      | 0.325       | 0.425 | 0.009 | 0.013  | 0.017 |  |
| ddd  |            |             | 0.08  |       |        | 0.003 |  |

DS9216 - Rev 11 page 24/37





Figure 53. DFN8 2 x 2 recommended footprint

DS9216 - Rev 11 page 25/37



# 6.4 MiniSO8 package information



Figure 54. MiniSO8 package outline

Table 9. MiniSO8 package mechanical data

|      | Dimensions  |      |      |        |       |        |  |  |
|------|-------------|------|------|--------|-------|--------|--|--|
| Ref. | Millimeters |      |      | Inches |       |        |  |  |
|      | Min.        | Тур. | Max. | Min.   | Тур.  | Max.   |  |  |
| Α    |             |      | 1.1  |        |       | 0.043  |  |  |
| A1   | 0           |      | 0.15 | 0      |       | 0.0006 |  |  |
| A2   | 0.75        | 0.85 | 0.95 | 0.030  | 0.033 | 0.037  |  |  |
| b    | 0.22        |      | 0.40 | 0.009  |       | 0.016  |  |  |
| С    | 0.08        |      | 0.23 | 0.003  |       | 0.009  |  |  |
| D    | 2.80        | 3.00 | 3.20 | 0.11   | 0.118 | 0.126  |  |  |
| E    | 4.65        | 4.90 | 5.15 | 0.183  | 0.193 | 0.203  |  |  |
| E1   | 2.80        | 3.00 | 3.10 | 0.11   | 0.118 | 0.122  |  |  |
| е    |             | 0.65 |      |        | 0.026 |        |  |  |
| L    | 0.40        | 0.60 | 0.80 | 0.016  | 0.024 | 0.031  |  |  |
| L1   |             | 0.95 |      |        | 0.037 |        |  |  |
| L2   |             | 0.25 |      |        | 0.010 |        |  |  |
| k    | 0°          |      | 8°   | 0°     |       | 8°     |  |  |
| ccc  |             |      | 0.10 |        |       | 0.004  |  |  |

DS9216 - Rev 11 page 26/37



# 6.5 SO8 package information

Figure 55. SO8 package outline



Table 10. SO8 package mechanical data

|      | Dimensions |             |      |        |       |       |  |
|------|------------|-------------|------|--------|-------|-------|--|
| Ref. |            | Millimeters |      | Inches |       |       |  |
|      | Min.       | Тур.        | Max. | Min.   | Тур.  | Max.  |  |
| А    |            |             | 1.75 |        |       | 0.069 |  |
| A1   | 0.10       |             | 0.25 | 0.004  |       | 0.010 |  |
| A2   | 1.25       |             |      | 0.049  |       |       |  |
| b    | 0.28       |             | 0.48 | 0.011  |       | 0.019 |  |
| С    | 0.17       |             | 0.23 | 0.007  |       | 0.010 |  |
| D    | 4.80       | 4.90        | 5.00 | 0.189  | 0.193 | 0.197 |  |
| Е    | 5.80       | 6.00        | 6.20 | 0.228  | 0.236 | 0.244 |  |
| E1   | 3.80       | 3.90        | 4.00 | 0.150  | 0.154 | 0.157 |  |
| е    |            | 1.27        |      |        | 0.050 |       |  |
| h    | 0.25       |             | 0.50 | 0.010  |       | 0.020 |  |
| L    | 0.40       |             | 1.27 | 0.016  |       | 0.050 |  |
| L1   |            | 1.04        |      |        | 0.040 |       |  |
| k    | 0°         |             | 8°   | 0°     |       | 8°    |  |
| ccc  |            |             | 0.10 |        |       | 0.004 |  |

DS9216 - Rev 11 page 27/37



### 6.6 QFN16 3x3 package information

Figure 56. QFN16 3x3 package outline







DS9216 - Rev 11 page 28/37



Table 11. QFN16 3x3 mechanical data

|      | Dimensions  |      |      |        |       |       |  |
|------|-------------|------|------|--------|-------|-------|--|
| Ref. | Millimeters |      |      | Inches |       |       |  |
|      | Min.        | Тур. | Max. | Min.   | Тур.  | Max.  |  |
| А    | 0.80        | 0.90 | 1.00 | 0.031  | 0.035 | 0.039 |  |
| A1   | 0           |      | 0.05 | 0      |       | 0.002 |  |
| А3   |             | 0.20 |      |        | 0.008 |       |  |
| b    | 0.18        |      | 0.30 | 0.007  |       | 0.012 |  |
| D    | 2.90        | 3.00 | 3.10 | 0.114  | 0.118 | 0.122 |  |
| D2   | 1.50        |      | 1.80 | 0.059  |       | 0.071 |  |
| E    | 2.90        | 3.00 | 3.10 | 0.114  | 0.118 | 0.122 |  |
| E2   | 1.50        |      | 1.80 | 0.059  |       | 0.071 |  |
| е    |             | 0.50 |      |        | 0.020 |       |  |
| L    | 0.30        |      | 0.50 | 0.012  |       | 0.020 |  |

Figure 57. QFN16 3x3 recommended footprint



DS9216 - Rev 11 page 29/37



### 6.7 TSSOP14 package information

Figure 58. TSSOP14 package outline



Table 12. TSSOP14 package mechanical data

|      | Dimensions |             |      |        |        |        |  |  |
|------|------------|-------------|------|--------|--------|--------|--|--|
| Ref. |            | Millimeters |      | Inches |        |        |  |  |
|      | Min.       | Тур.        | Max. | Min.   | Тур.   | Max.   |  |  |
| Α    |            |             | 1.20 |        |        | 0.047  |  |  |
| A1   | 0.05       |             | 0.15 | 0.002  | 0.004  | 0.006  |  |  |
| A2   | 0.80       | 1.00        | 1.05 | 0.031  | 0.039  | 0.041  |  |  |
| b    | 0.19       |             | 0.30 | 0.007  |        | 0.012  |  |  |
| С    | 0.09       |             | 0.20 | 0.004  |        | 0.0089 |  |  |
| D    | 4.90       | 5.00        | 5.10 | 0.193  | 0.197  | 0.201  |  |  |
| E    | 6.20       | 6.40        | 6.60 | 0.244  | 0.252  | 0.260  |  |  |
| E1   | 4.30       | 4.40        | 4.50 | 0.169  | 0.173  | 0.176  |  |  |
| е    |            | 0.65        |      |        | 0.0256 |        |  |  |
| L    | 0.45       | 0.60        | 0.75 | 0.018  | 0.024  | 0.030  |  |  |
| L1   |            | 1.00        |      |        | 0.039  |        |  |  |
| k    | 0°         |             | 8°   | 0°     |        | 8°     |  |  |
| aaa  |            |             | 0.10 |        |        | 0.004  |  |  |

DS9216 - Rev 11 page 30/37



# 7 Ordering information

Table 13. Order codes

| Order code     | Temperature range              | Package   | Packaging     | Marking  |
|----------------|--------------------------------|-----------|---------------|----------|
| TSZ121ICT      |                                | SC70-5    |               | K44      |
| TSZ121ILT      |                                | SOT23-5   |               | K143     |
| TSZ122IQ2T     | -40 to 125 °C                  | DFN8 2x2  | Tape and reel | K33      |
| TSZ122IST      |                                | MiniSO8   |               | K208     |
| TSZ122IDT      |                                | SO8       |               | TSZ122I  |
| TSZ124IQ4T     |                                | QFN16 3x3 |               | K193     |
| TSZ124IPT      |                                | TSSOP14   |               | TSZ124I  |
| TSZ121IYCT (1) |                                | SC70-5    |               | K4J      |
| TSZ121IYLT (1) |                                | SOT23-5   |               | K192     |
| TSZ122IYDT (1) | -40 to 125 °C automotive grade | SO8       |               | K192D    |
| TSZ122IYST (1) |                                | MiniSO8   | 1             | K192     |
| TSZ124IYPT (1) |                                | TSSOP14   | 1             | TSZ124IY |

Qualified and characterized according to AEC Q100 and Q003 or equivalent, advanced screening according to AEC Q001 & Q002 or equivalent. For qualification status detail, check "Maturity status link" on first page ("Quality & Reliability" tab on www.st.com).

DS9216 - Rev 11 page 31/37



# **Revision history**

**Table 14. Document revision history** 

| Date        | Revision | Changes                                                                                                                                                                                   |
|-------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16-Aug-2012 | 1        | Initial release.                                                                                                                                                                          |
|             |          | Added dual and quad products (TSZ122 and TSZ124 respectively)                                                                                                                             |
|             |          | Updated title                                                                                                                                                                             |
|             |          | Added following packages: DFN8 2x2, MiniSO8, QFN16 3x3, TSSOP14                                                                                                                           |
|             |          | Updated Features                                                                                                                                                                          |
|             |          | Added Benefits and Related products                                                                                                                                                       |
|             |          | Updated Description                                                                                                                                                                       |
|             |          | Updated Table 1 (R <sub>thja</sub> , ESD)                                                                                                                                                 |
| 25-Apr-2013 | 2        | Updated Table 3 ( $V_{io}$ , $\Delta V_{io}$ / $\Delta T$ , CMR, $A_{vd}$ , ICC, $e_n$ , and $C_s$ )                                                                                      |
|             |          | Updated Table 4 ( $V_{io}$ , $\Delta V_{io}/\Delta T$ , CMR, $I_{CC}$ , $e_n$ , and $C_s$ )                                                                                               |
|             |          | Updated Table 5 ( $V_{io}$ , $\Delta V_{io}/\Delta T$ , CMR, SVR, EMIRR, $I_{CC}$ , $t_s$ , $e_n$ , and $C_s$ )                                                                           |
|             |          | Updated curves of Section 3: Electrical characteristics                                                                                                                                   |
|             |          | Added Section 4.7: Capacitive load                                                                                                                                                        |
|             |          | Small update Section 4.9: Optimized application recommendation (capacitor)                                                                                                                |
|             |          | Added Section 4.10: EMI rejection ration (EMIRR)                                                                                                                                          |
|             |          | Updated Table 10: Order codes                                                                                                                                                             |
|             |          | Added SO8 package for commercial part number TSZ122IDT                                                                                                                                    |
|             | 3        | Related products: added hyperlinks for TSV71x and TSV73x products                                                                                                                         |
|             |          | Table 1: updated CDM information                                                                                                                                                          |
| 11 Can 2012 |          | Figure 6, Figure 7: updated X-axes titles                                                                                                                                                 |
| 11-Sep-2013 |          | Figure 12: updated X-axis and Y-axis titles                                                                                                                                               |
|             |          | Figure 19: updated title                                                                                                                                                                  |
|             |          | Figure 26: updated X-axis (logarithmic scale)                                                                                                                                             |
|             |          | Figure 27 and Figure 28: updated Y-axis titles                                                                                                                                            |
|             |          | Table 1: updated ESD information                                                                                                                                                          |
| 23-May-2014 | 4        | Table 5: added footnote 3                                                                                                                                                                 |
| 20-May-2014 | 7        | Table 10: Order codes: added automotive qualification footnotes 1 and 2; updated marking of TSZ122IST.                                                                                    |
|             |          | Updated disclaimer                                                                                                                                                                        |
|             |          | Updated document layout                                                                                                                                                                   |
| 09-May-2016 | 5        | Table 13: "Order codes": added new automotive grade order code TSZ122IYD, updated footnotes of other automotive grade order codes.                                                        |
| 07-Feb-2017 | 6        | Table 3, Table 4, and Table 5: added parameter "Low-frequency peak-to-peak input noise" ( $f_{e_n}$ ). Figure 26: "0.1 Hz to 10 Hz noise": updated legend (0.75 µVpp instead of 0.2 µVpp) |
| 12-Apr-2017 | 7        | Updated footnote related to TSZ122IYDT in Table 13: "Order codes". Minor changes throughout the document.                                                                                 |
| 18-May-2017 | 8        | Updated package outline drawing and mechanical data in Section 6.2: SOT23-5 package information.                                                                                          |
| 12-Nov-2018 | 9        | Updated Figure 43. Stability criteria with a serial resistor at $V_{DD}$ = 5 V and Figure 44. Stability criteria with a serial resistor at $V_{DD}$ = 1.8 V                               |
| 26-Feb-2019 | 10       | Updated Figure 43. Stability criteria with a serial resistor at $V_{DD}$ = 5 V and Figure 44. Stability criteria with a serial resistor at $V_{DD}$ = 1.8 V                               |
| 07-Apr-2022 | 11       | Added new TSZ121IYCT order code and updated footnote in Table 13. Order codes.                                                                                                            |

DS9216 - Rev 11 page 32/37



# **Contents**

| 1   | Pack    | age pir                    | n connections                           | 2  |  |  |  |
|-----|---------|----------------------------|-----------------------------------------|----|--|--|--|
| 2   | Abso    | olute ma                   | aximum ratings and operating conditions | 3  |  |  |  |
| 3   |         |                            | naracteristics                          |    |  |  |  |
| 4   | Elect   | rical ch                   | naracteristic curves                    | 8  |  |  |  |
| 5   | Appl    | ication                    | information                             | 14 |  |  |  |
|     | 5.1     |                            | ion theory                              |    |  |  |  |
|     |         | 5.1.1                      | Time domain                             |    |  |  |  |
|     |         | 5.1.2                      | Frequency domain                        | 15 |  |  |  |
|     | 5.2     | Operat                     | ing voltages                            | 15 |  |  |  |
|     | 5.3     |                            | in voltage ranges                       |    |  |  |  |
|     | 5.4     | Rail-to-                   | -rail input                             | 16 |  |  |  |
|     | 5.5     | Input o                    | ffset voltage drift over temperature    | 16 |  |  |  |
|     | 5.6     | Rail-to-                   | -rail output                            | 16 |  |  |  |
|     | 5.7     | Capaci                     | itive load                              | 16 |  |  |  |
|     | 5.8     | PCB layout recommendations |                                         |    |  |  |  |
|     | 5.9     | Optimiz                    | zed application recommendation          | 17 |  |  |  |
|     | 5.10    | EMI rej                    | jection ration (EMIRR)                  | 17 |  |  |  |
|     | 5.11    | Applica                    | ation examples                          | 18 |  |  |  |
|     |         | 5.11.1                     | Oxygen sensor                           | 18 |  |  |  |
|     |         | 5.11.2                     | Precision instrumentation amplifier     | 18 |  |  |  |
|     |         | 5.11.3                     | Low-side current sensing                | 19 |  |  |  |
| 6   | Pack    | age inf                    | ormation                                | 21 |  |  |  |
|     | 6.1     | SC70-                      | 5 (or SOT323-5) package information     | 22 |  |  |  |
|     | 6.2     | SOT23                      | 3-5 package information                 | 23 |  |  |  |
|     | 6.3     | DFN8                       | 2 x 2 package information               | 24 |  |  |  |
|     | 6.4     | MiniSC                     | 08 package information                  | 26 |  |  |  |
|     | 6.5     | SO8 pa                     | ackage information                      | 27 |  |  |  |
|     | 6.6     | QFN16                      | 3 3x3 package information               | 28 |  |  |  |
|     | 6.7     | TSSOF                      | P14 package information                 | 30 |  |  |  |
| 7   | Orde    | ring inf                   | formation                               | 31 |  |  |  |
| Rev | ision I | history                    |                                         | 32 |  |  |  |
|     |         | _                          |                                         |    |  |  |  |
|     |         |                            |                                         |    |  |  |  |



# **List of tables**

| Table 1.  | Absolute maximum ratings (AMR)                                                                                                                                                              | . 3 |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Table 2.  | Operating conditions                                                                                                                                                                        |     |
| Table 3.  | Electrical characteristics at $V_{CC^+}$ = 1.8 V with $V_{CC^-}$ = 0 V, $V_{icm}$ = $V_{CC}/2$ , T = 25 ° C, and $R_L$ = 10 k $\Omega$ connected to $V_{CC}/2$ (unless otherwise specified) | . 4 |
| Table 4.  | Electrical characteristics at $V_{CC+}$ = 3.3 V with $V_{CC-}$ = 0 V, $V_{icm}$ = $V_{CC}/2$ , T = 25 ° C, and $R_L$ = 10 k $\Omega$ connected to $V_{CC}/2$ (unless otherwise specified)   | . 5 |
| Table 5.  | Electrical characteristics at $V_{CC+}$ = 5 V with $V_{CC-}$ = 0 V, $V_{icm}$ = $V_{CC}/2$ , T = 25 ° C, and $R_L$ = 10 k $\Omega$ connected to $V_{CC}/2$ (unless otherwise specified)     | . 6 |
| Table 6.  | SC70-5 (or SOT323-5) mechanical data                                                                                                                                                        | 22  |
| Table 7.  | SOT23-5 mechanical data                                                                                                                                                                     | 23  |
| Table 8.  | DFN8 2 x 2 mechanical data                                                                                                                                                                  | 24  |
| Table 9.  | MiniSO8 package mechanical data                                                                                                                                                             | 26  |
| Table 10. | SO8 package mechanical data                                                                                                                                                                 | 27  |
| Table 11. | QFN16 3x3 mechanical data                                                                                                                                                                   | 29  |
| Table 12. | TSSOP14 package mechanical data                                                                                                                                                             | 30  |
| Table 13. | Order codes                                                                                                                                                                                 | 31  |
| Table 14. | Document revision history                                                                                                                                                                   | 32  |
|           |                                                                                                                                                                                             |     |

DS9216 - Rev 11 page 34/37



# **List of figures**

| Figure 1.  | Pin connections for each package (top view)                           |     |
|------------|-----------------------------------------------------------------------|-----|
| Figure 2.  | Supply current vs. supply voltage                                     |     |
| Figure 3.  | Input offset voltage distribution at V <sub>CC</sub> = 5 V            |     |
| Figure 4.  | Input offset voltage distribution at V <sub>CC</sub> = 3.3 V          |     |
| Figure 5.  | Input offset voltage distribution at V <sub>CC</sub> = 1.8 V          | . 8 |
| Figure 6.  | Vio temperature co-efficient distribution (-40 °C to 25 °C)           | . 8 |
| Figure 7.  | Vio temperature co-efficient distribution (25 °C to 125 °C)           | . 8 |
| Figure 8.  | Input offset voltage vs. supply voltage                               |     |
| Figure 9.  | Input offset voltage vs. input common-mode at V <sub>CC</sub> = 1.8 V | . 9 |
| Figure 10. | Input offset voltage vs. input common-mode at V <sub>CC</sub> = 2.7 V | . 9 |
| Figure 11. | Input offset voltage vs. input common-mode at V <sub>CC</sub> = 5.5 V | . 9 |
| Figure 12. | Input offset voltage vs. temperature                                  | . 9 |
| Figure 13. | V <sub>OH</sub> vs. supply voltage                                    | . 9 |
| Figure 14. | V <sub>OL</sub> vs. supply voltage                                    | 10  |
| Figure 15. | Output current vs. output voltage at V <sub>CC</sub> = 1.8 V          |     |
| Figure 16. | Output current vs. output voltage at V <sub>CC</sub> = 5.5 V          |     |
| Figure 17. | Input bias current vs. common mode at $V_{CC} = 5 \text{ V}.$         |     |
| Figure 18. | Input bias current vs. common mode at $V_{CC} = 1.8 \text{ V}$        |     |
| Figure 19. | Input bias current vs. common mode at $V_{CC} = 1.0 \text{ V}$        |     |
|            |                                                                       |     |
| Figure 20. | Bode diagram at V <sub>CC</sub> = 1.8 V                               |     |
| Figure 21. | Bode diagram at V <sub>CC</sub> = 2.7 V                               |     |
| Figure 22. | Bode diagram at V <sub>CC</sub> = 5.5 V                               |     |
| Figure 23. | Open loop gain vs. frequency                                          |     |
| Figure 24. | Positive slew rate vs. supply voltage                                 |     |
| Figure 25. | Negative slew rate vs. supply voltage                                 |     |
| Figure 26. | 0.1 Hz to 10 Hz noise                                                 |     |
| Figure 27. | Noise vs. frequency                                                   |     |
| Figure 28. | Noise vs. frequency and temperature                                   |     |
| Figure 29. | Output overshoot vs. load capacitance                                 |     |
| Figure 30. | Small signal                                                          |     |
| Figure 31. | Large signal                                                          |     |
| Figure 32. | Positive overvoltage recovery at V <sub>CC</sub> = 1.8 V              |     |
| Figure 33. | Positive overvoltage recovery at V <sub>CC</sub> = 5 V                |     |
| Figure 34. | Negative overvoltage recovery at V <sub>CC</sub> = 1.8 V              |     |
| Figure 35. | Negative overvoltage recovery at V <sub>CC</sub> = 5 V                | 13  |
| Figure 36. | PSRR vs. frequency                                                    | 13  |
| Figure 37. | Output impedance vs. frequency                                        |     |
| Figure 38. | Block diagram in the time domain (step 1)                             |     |
| Figure 39. | Block diagram in the time domain (step 2)                             |     |
| Figure 40. | V <sub>io</sub> cancellation principle                                | 14  |
| Figure 41. | Block diagram in the frequency domain                                 |     |
| Figure 42. | Input current limitation                                              |     |
| Figure 43. | Stability criteria with a serial resistor at V <sub>DD</sub> = 5 V    |     |
| Figure 44. | Stability criteria with a serial resistor at V <sub>DD</sub> = 1.8 V  | 17  |
| Figure 45. | Test configuration for Riso                                           | 17  |
| Figure 46. | EMIRR on IN+ pin                                                      |     |
| Figure 47. | Oxygen sensor principle schematic                                     |     |
| Figure 48. | Precision instrumentation amplifier schematic                         |     |
| Figure 49. | Low-side current sensing schematic                                    |     |
| Figure 50. | SC70-5 (or SOT323-5) package outline                                  | 22  |

DS9216 - Rev 11 page 35/37

### **TSZ121, TSZ122, TSZ124**

### List of figures



| Figure 51. | SOT23-5 package outline          | 23 |
|------------|----------------------------------|----|
| _          | DFN8 2 x 2 package outline       |    |
|            | DFN8 2 x 2 recommended footprint |    |
| Figure 54. | MiniSO8 package outline          | 26 |
| Figure 55. | SO8 package outline              | 27 |
| Figure 56. | QFN16 3x3 package outline        | 28 |
| Figure 57. | QFN16 3x3 recommended footprint  | 29 |
| Figure 58. | TSSOP14 package outline          | 30 |

DS9216 - Rev 11 page 36/37



#### **IMPORTANT NOTICE - READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgment.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. For additional information about ST trademarks, refer to www.st.com/trademarks. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2022 STMicroelectronics - All rights reserved

DS9216 - Rev 11 page 37/37