## **Design flow for MultiCycle RISC-IITB**

Our entire project includes four files:

- 1) datapath\_components.vhd This includes all of our entity components for example ALU, MUX, Register Files, registers, Memory, priority Encoder, zero decoder, Left Shifter, Extender etc. These entities are included in a library package which is further used in other files.
- 2) datapath.vhd The datapath lays out the entire flowgraph of our RISC design. It includes all the connections between various instances of components.
- 3) controlpath\_fsm.vhd This file implements the FSM and the next state logic as well as generates the values of the control pins which are required by the datapath.
- 4) DUT.vhd The DUT is the top-level entity which maps the pins of the control\_path and the datapath.



Simulation for LM



Simulation for SM



**Datapath** 



## **Control Path**



## **Project Members:**

- 1) Awanish Kumar 15D070037
- 2) Saqib Azim 150070031
- 3) Anirudh Kumar Yadiki 150070056

## **Github Link:**

**Link to Github Repo** 

https://github.com/saqib1707/Sem-

5/tree/master/Microprocessors-Lab/Multicycle-RISC-IITB