## 2 Verilog [20 points]

Please answer the following three questions about Verilog.

(a) [5 points] Does the following code result in a single D Flip-Flop with a synchronous active-low reset? Please explain your answer.

```
module mem (input clk, input reset, input [1:0] d, output reg [1:0] q);
always @ (posedge clk or negedge reset)

begin

if (!reset) q <= 0;
else q <= d;
end
endmodule</pre>
```

No.

The code implements two D Flip-Flops, not one. Each D Flip-Flop works with an asynchronous active-low reset signal.

## **Explanation:**

- D and Q signals are two-bit-wide. Therefore, this code implements two D flip-flops.
- The reset input is included in the sensitivity list, therefore it is not synchronous.
- The code resets the output if the reset signal is low. Thus, the reset signal is active-low.
- (b) [5 points] Does the following code result in a sequential circuit or a combinational circuit? Please explain your answer.

Sequential circuit.

## **Explanation:**

This code results in a sequential circuit, as all the left-hand side signals are not assigned in every possible condition. For example, data\_out[0] is not assigned when mask signal equals to zero.

Final Exam Page 3 of 24

(c) [10 points] Is the following code syntactically correct? If not, please explain the mistake(s) and how to fix it/them.

```
module fulladd(input a, b, c, output reg s, c_out);
          assign s = a^b;
          assign c_out = (a & b) | (b & c) & (c & a);
       endmodule
       module top (input wire [5:0] instr, input wire op, output z);
         reg[1:0] r1, r2;
         wire [3:0] w1, w2;
9
10
         fulladd FA1 (.a(instr[0]), .b(instr[1]), .c(instr[2]),
11
                                      .c_out(r1[1]), .z(r1[0]));
12
         fulladd FA2 (.a(instr[3]), .b(instr[4]), .c(instr[5]),
13
                                      .z(r2[0]), .c_out(r2[1]));
14
         assign z = r1 | op;
         assign w1 = r1 + 1;
17
         assign w2 = r2 << 1;
18
         assign op = r1 ^ r2;
19
20
       endmodule
21
```

The code is *not* syntactically correct.

## **Explanation:**

- 'r1' and 'r2' have to be declared as wires.
- 'op' signal is connected to multiple drivers. It gets assigned from the input port and in line 19.
- The module 'fulladd' does not have ports named 'z'. Those need to be changed to 's'.
- The output signals 's' and 'c\_out' have to be declared as *wires* but not as *regs*, since they are driven by *assign* statements.

Final Exam Page 4 of 24