- 4. In this question for each part there will be two Verilog code snippets. For each part you will have to say whether both, only one, or none of the code snippets fulfill what is being asked. All code snippets are syntactically correct. They will compile and produce either a sequential circuit or a combinational circuit. (2 points each)
  - a) Which code snippet(s) realizes the following hierarchy of three instances given in the figure below? (Note the function "tiny" realizes a simple AND function)



```
Code Snippet (A)
                                            Code Snippet (B)
module big (input A, B,
                                  module tiny (input X,Y,
             output C);
                                                output Z);
module small (input P,Q
                                  assign Z = X \& Y;
                                  endmodule;
               output R);
module tiny (input X, Y,
             output Z);
                                  module small (input P,Q
                                                 output R);
assign Z = X & Y;
                                  tiny tim (P,Q,R);
assign R = Z;
                                  endmodule
assign C = R;
                                  module big (input A, B,
endmodule
                                               output C);
endmodule
                                  small sam (A,B,C);
endmodule
                                  endmodule
```

 $\square$  Only A  $\square$  Only B  $\square$  Both A and B  $\square$  None

b) Which code snippet(s) will produce a four input multiplexer?

| Code Snippet (A)             | Code Snippet (B)      |
|------------------------------|-----------------------|
| <b>assign</b> $z = sel[0]$ ? | always @ (*)          |
| (sel[1] ? c : d )            | <pre>case (sel)</pre> |
| :                            | 2'b00: z = a;         |
| (sel[1] ? b : a);            | 2'b10: z = b;         |
|                              | 2'b11: z = c;         |
|                              | default: z = d;       |
|                              | endcase               |

 $\square$  Only A  $\square$  Only B  $\square$  Both A and B  $\square$  None

| c) Which code snippet(s) will produce a 8-bit value which is composed of (from MSB to LSB), c <sub>2</sub> c <sub>1</sub> d <sub>0</sub> d <sub>0</sub> d <sub>0</sub> 001 (c and d are both 8-bit values)? |                                                                             |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|
| Code Snippet (A)  always @ (*)  begin  z <= 8'b00000001;  c2 <= c << 6;  d2 <= d << 3;  z <= z & c2 & d2;  end                                                                                              | <pre>Code Snippet (B) assign z = { c[2:1],</pre>                            |
| □ Only A □ Only B □                                                                                                                                                                                         | Both A and B □ None                                                         |
| d) Which code snippet(s) will produce a sequential circuit?                                                                                                                                                 |                                                                             |
| <pre>Code Snippet (A) always @ (some, signal)   if (signal)    lone &lt;= some;</pre>                                                                                                                       | <pre>Code Snippet (B) always @ (posedge clk) en &lt;= data;</pre>           |
| □ Only A □ Only B □                                                                                                                                                                                         | Both A and B □ None                                                         |
| e) Which code snippet(s) will produce a falling edge triggered D-type flip-flop with an asynchronous reset?                                                                                                 |                                                                             |
| <pre>Code Snippet (A) always @ (posedge clk) if (reset) q &lt;= 1'b0 else q &lt;= data;</pre>                                                                                                               | <pre>Code Snippet (B) always @ (negedge clk) if (reset) q &lt;= data;</pre> |
| □ Only A □ Only B □                                                                                                                                                                                         | Both A and B □ None                                                         |
|                                                                                                                                                                                                             |                                                                             |
|                                                                                                                                                                                                             |                                                                             |