# ILP Based Leakage Optimization During Nano-CMOS RTL Synthesis: A DOXCMOS Vs DTCMOS Perspective

Saraju P. Mohanty

**Dept. of Comp. Science & Engineering** 

University of North Texas, USA.

Email: saraju.mohanty@unt.edu

Bijaya K. Panigrahi
Dept. of Electrical Engineering
Indian Institute of Technology, Delhi.
Email: bkpanigrahi@ee.iitd.ac.in

Acknowledgment: This research is supported in part by NSF award numbers CCF-0702361 and CNS-0854182.



#### **Outline of the Talk**

- Introduction
- Prior Related Research
- DOXCMOS and DTCMOS Technology
- ILP Based Gate Leakage Optimization
- Architecture Component Library
- Experimental Results
- Conclusions

#### **Introduction and Motivation**



#### Why Low Power?





#### **Power Dissipation in CMOS**



#### **Power Dissipation Redistribution**





#### What are Scaled?





### Leakages in CMOS

I<sub>1</sub>: reverse bias pn junction (both ON & OFF)

I<sub>2</sub>: subthreshold leakage (OFF)

l<sub>3</sub>: Gate Leakage current (both ON & OFF)

I<sub>4</sub>: gate current due to hot carrier injection (both ON & OFF)

I<sub>5</sub>: gate induced drain leakage (OFF)

I<sub>6</sub>: channel punch through current (OFF)



#### Contributions of this Paper

- Explores DOXCMOS/DTCMOS technology for architectural level leakage and delay tradeoffs.
- Presents an approach that schedules operations of a sequencing data flow graph (DFG) and maps the operations to RTL library for optimization.
- The algorithm minimizes leakage delay product (LDP) for given resource constraints.
- Leakage accounts both gate and subthreshold.
- The RTL library is constructed for DOXCMOS and DTCMOS technologies.
- Comparative study of DOXCMOS versus DTCMOS based optimization is presented.



#### Related Prior Research



#### Related Research: RTL

#### Subthreshold Leakage:

- Khouri TVLSI 2002 : Algorithms for subthreshold leakage power analysis and reduction using dual-V<sub>Th</sub>.
- Gopalakrishnan ICCD2003: Dual-V<sub>Th</sub> approach for reduction of subthreshold current through binding.
- $\blacksquare$  Tang DAC 2005: A heuristic approach using dual- $V_{Th}$ .
- □ Dal ISQED 2006: Power island partitioning for reduction.

#### Gate Leakage:

- Mohanty VLSI Design 2006: Dual-T<sub>ox</sub> approach for reduction of gate leakage current.
- Mohanty ISQED 2006: Simulated annealing algorithms using dual-K or dual-T<sub>ox</sub>.



# Related Research: Logic / Transistor Level Gate Leakage Reduction

- Lee TVLSI2004 : Pin reordering to minimize gate leakage during standby positions of logic gates.
- Sirisantana IEEE DTC Jan-Feb 2004: Use multiple channel lengths and multiple gate oxide thickness for reduction of leakage.
- Sultania TVLSI Dec 2005 and Sultania DAC2004 : Heuristic for dual-T<sub>ox</sub> assignment for gate leakage and delay tradeoff.
- Mukherjee ICCD 2005: Introduced dual-K approach for reduction of gate leakage.



# DOXCMOS / DTCMOS Technology: The Key Idea



### Low T<sub>ox</sub> Vs High T<sub>ox</sub> Device





### **DOXCMOS Technology**





### Low V<sub>th</sub> Vs High V<sub>th</sub> Device





### **DTCMOS Technology**





#### The Key Idea: At RTL

- Each functional unit (or RTL component, e.g. adder) have is made of same T<sub>ox</sub> or V<sub>th</sub>.
- The DOXCMOS library has units made of high-T<sub>ox</sub> and nominal-T<sub>ox</sub> transistors.
- The DTCMOS library has units made of high-V<sub>th</sub> and nominal-V<sub>th</sub> transistors.
- A mix of RTL units of all-nominal case and all-high case will serve leakage and delay trade-offs and will go well with industry trend.

### The Key Idea: Target Architecture







## **ILP-Based Leakage Optimization**

#### **Problem Formulation**

Given an unscheduled data flow graph G<sub>U</sub>(V,E), it is required to find the scheduled data flow graph G<sub>S</sub>(V,E) with appropriate resource binding such that the total-leakage and delay product (LDP) is minimized under given resource constraints.

**Objective Function:** Minimize: *LDP(DFG)* 

Constraints: Allocated( $R_{t,K}$ )  $\leq$  Available( $R_{t,K}$ ),  $\forall c \in N$ 

Leakage and Delay Product Calculation:

$$LDP(DFG) = \sum_{c=1}^{N} LDP_{c}$$

$$= \sum_{c=1}^{N} \sum_{\forall v_{i,c}} P_{leakage}(v_{i,c}) \times d_{c}$$



#### RTL Optimization for Leakage





### **ILP-Based Optimization**

- ILP-based algorithm minimizes leakage while performing simultaneous scheduling, allocation, and binding.
- ILP-based algorithm provides optimal solution.
- ILP-based provides useful solution to the problems in a reasonable time at the architecture level unlike logic or circuit level where chip-complexity is too high.
- ILP has exponential time-complexity, however is not an issue for RTL abstraction of the circuit, where chipcomplexity is low.
- ILP can be modeled using AMPL and easily solved and the design flow can be fully automated.



#### LDP Optimization Flow ...

- 1. Preprocess given behavioral description to construct a sequencing DFG.
- 2. Perform simulations to estimate gate leakage and delay of RTL units.
- 3. Construct resource allocation table and available resource table based on input resource constraints.
- 4. Obtain ASAP and ALAP schedules of the input DFG.
- 5. Determine the number of different resources for each  $T_{ox}$  or  $V_{th}$  using the resource allocation table.
- 6. Modify both ASAP and ALAP schedules obtained above using the number of resources found in previous step.



#### **LDP Optimization Flow**

- 7. Construct the mobility graph based on above schedules.
- 8. Fix the total number of clock cycles as the maximum of modified ASAP and ALAP schedules' control step.
- 9. Model the ILP formulations of the DFG using AMPL.
- 10. Obtain the final solution by solving the ILP formulations.
- 11. Estimate the gate and subthreshold leakage and delay.
- 12. Postprocess scheduled sequencing DFG to generate gate or subthreshold leakage optimal RTL description.

#### **ILP Formulations** ...

Objective Function: The objective is to minimize the LDP of the whole DFG over all control steps. This can be expressed using decision variable as:

Minimize *LDP*(*DFG*)

Minimize 
$$\sum_{c} \sum_{i} \sum_{t} X_{i,t,c} \times LDP(i,t)$$

#### **ILP Formulations**

Uniqueness Constraints: These constraints are represented as,

$$\forall i, \ 1 \leq i \leq V, \quad \sum_{c} \sum_{t} X_{i,t,c} = 1$$

Precedence Constraints: These constraints should also ensure the multicycling and are modeled as,  $\forall i, j, v_i \in Pred_{vi}$ ,

$$\sum_{t} \sum_{d=S_{i}}^{E_{i}} d \times X_{i,t,d} - \sum_{t} \sum_{e=S_{j}}^{E_{j}} e \times X_{j,t,e} \le -1$$

Resource Constraints: These constraints ensure that each cycle uses resources not exceeding available number of resources and are enforced as,  $\forall t$  and  $\forall c$ ,  $1 \le c \le N$ ,

$$\sum_{i \in R_{k,t}} X_{i,t,c} \le M_{k,t}$$



## **RTL Components Library**

# Datapath Component Library ... 3 Level Bottom-up Hierarchical Approach



It is observed that a NAND gate has least gate leakage compared to all other basic logic gates. Therefore the datapath components are constructed using NAND logic gates.



#### Datapath Component Library ...

- First the NAND gate is characterized using analog simulations and then the functional units.
- It is assumed that there are total  $n_{total}$  NAND gates in the network of NAND gates constituting an n-bit functional unit out of which  $n_{cp}$  are in the critical path of the logic netlist.
- The effect of interconnect wires are not considered and the focus is on the gate leakage dissipation and propagation delay of the active units only.



# Datapath Component Library ... (NAND Gate)





#### Datapath Component Library ...

Gate leakage current for a specific state of a logic gate is then calculated by:

$$I_{gate \text{ Logic}_{state}} = \sum_{\forall MOS_i} I_{gate \text{ MOS}} [i]$$

Gate leakage of a n-bit RTL unit is calculated as:

$$I_{gate, R} = \sum_{j=1}^{Mtotal} \Pr{ob(state)} I_{gate, NAND_{j_{state}}}$$

Subtreshold leakage of a n-bit RTL unit is:

$$I_{sub, R} = \sum_{i=1}^{n_{total}} \Pr{ob(state)}I_{sub, NAND_{j_{state}}}$$

■ Delay of an *n*-bit functional unit is:  $T_{pdR} = \sum_{i=1}^{n_{cp}} T_{pdNANDi}$ 



# Datapath Component Library ... (Inverter Showing Components)

- Low Input: Input supply feeds tunneling current.
- High Input: Gate supply feeds tunneling current.



NOTE: Gate to body component found to be negligible.



# Datapath Component Library ... (A CMOS Transistor)



**BSIM4** Model

- Calculated by evaluating both the source and drain components
- □ For a MOS,  $I_{gate} = (|I_{gs} + I_{gd} + |I_{gcs} + |I_{gb}|)$
- □ Values of individual components depends on states, ON or OFF

# Datapath Component Library: (Baseline Data)





# Datapath Component Library: Statistical Data ...

 Through Monte Carlo simulations the input process and design variations are modeled.



Correlation are considered at transistor level.



## Datapath Component Library: Statistical Data ...



Frequency Plot of  $\ln I_s$   $\mu = -19.18$   $\sigma = 1.79$  0.00 -24 -20 -16 -12

Gate leakage current

Subthreshold leakage current





Dynamic current

Propagation delay



## Datapath Component Library: Statistical Data ...

The PDF of a current component of a functional unit is calculated as:

$$I_{dyn}^{FU}$$
 = Statistical Summation over N  $\left(I_{dyn}^{NAND}\right)$ 

$$I_{sub}^{FU}$$
 = Statistical Summation over N  $\left(I_{sub}^{NAND}\right)$ 

$$I_{gate}^{FU}$$
 = Statistical Summation over N  $\left(I_{gate}^{NAND}\right)$ 

The PDF of delay can be calculated as:

$$D_{prop}^{FU}$$
 = Statistical Summation over  $N_{CP}(D_{prop}^{NAND})$ 



# Datapath Component Library: Statistical Data ...

- Using Central Limit Theorem (CLT) the logic level distributions are translated to RTL.
- Assuming that the distributions for each gate are statistically independent of each other, the mean and variance of the leakages are calculated as:

$$\mu_{R} = \sum_{i=1}^{n_{total}} \mu_{NAND_{i}}$$

$$\sigma_{R} = \sqrt{\sum_{i=1}^{n_{total}} \sigma_{NAND_{i}}^{2}}$$

## **Experimental Results**



#### **Experimental Results: Setup**

- 45nm CMOS technology with baseline  $T_{ox}$  = 1.4nm and  $V_{th}$  = 0.22V.
- High- $T_{ox}$  = 1.7nm and High- $V_{th}$  = 0.25V.
- Algorithm implemented in C and integrated in in-house high-level synthesis tool.
- Experiments are performed on data intensive signal processing benchmark circuits whose applications are immense in day-to-day life.

### **Experimental Results: DOXCMOS**





#### **Experimental Results: DTCMOS**





#### Experimental Results: Analysis ...

- For the DOXCMOS technology:
  - Gate leakage reduction: 74% to 81%.
  - Subthreshold leakage reduction: 67% to 74%.
  - Delay penalty of 12% to 23%.
- For the DTCMOS technology:
  - Gate leakage reduction: 70% to 77%.
  - Subthreshold leakage reduction: 62% to 70%.
  - Delay penalty of 17% to 27%.



### **Experimental Results: Analysis**

For DOXCMOS technology, the reduction of subthreshold leakage is due to change of V<sub>th</sub> with T<sub>ox</sub>, related by the following expression:

$$V_{Th} = V_{fb} + 2\phi_F + \left(\frac{T_{ox}}{\epsilon_{ox}}\right) \sqrt{2q\epsilon_{Si}N_{sub}\left(2\phi_F + V_{bs}\right)}$$

For DTCMOS technology, the reduction in gate leakage due to increase in V<sub>th</sub> is not straight forward. It is due to the reduction in gate tunneling current density with increase of V<sub>th</sub>, as voltage across oxide drops by V<sub>th</sub>.



### **Experimental Results: Comparison**

| DOXCMOS Technology                     | DTCMOS Technology                           |
|----------------------------------------|---------------------------------------------|
| One parameter varied.                  | Several parameters varied.                  |
| Less area overhead: $T_{ox}$ and $L$ . | More area overhead: additional transistors. |
| Gate/subthreshold directly affected.   | Subthreshold directly and gate indirectly.  |
| Higher reduction.                      | Lower reduction.                            |

#### **Conclusions and Future Research**

#### Conclusions

- An ILP based algorithm is presented for leakage optimization during architectural synthesis.
- The algorithm uses DOXCMOS and DTCMOS for leakage optimization under resource constraints.
- Experiments proved that both the techniques are quite effective. The percentage reductions in leakage is higher compared to existing literature.
- It is observed that DOXCMOS technology outperforms the DTCMOS technology and may be cheaper from fabrication point of view as well as only parameter need to be controlled.

#### **Future Research**

- Evaluation of the impact of these techniques on the area, capacitance and dynamic power dissipation is ongoing research.
- While the optimization is performed based on the mean value of power and delay distributions, the future optimization will account the variances as well to more accurately account process variations which are important for nano-CMOS.

