

University of Pisa MSc in Computer Engineering Electronics Systems

# VHDL project: Approximation of complex number modulus

Sara Lotano Matricola 517978

Academic Year 2020/2021

# Contents

| 1        | Intr | roduction                               | 2               |
|----------|------|-----------------------------------------|-----------------|
|          | 1.1  | Possible algorithms                     | 2               |
|          |      | 1.1.1 Mathematical approach             | 2               |
|          |      | 1.1.2 Alpha max plus beta min algorithm | 2               |
|          | 1.2  | Possible applications                   | 3               |
| <b>2</b> | Δrc  | chitecture                              | 4               |
| _        | 7110 | 2.0.1 Implemented algorithm             | 4               |
| 3        | VH   | DL Description                          | 5               |
|          | 3.1  | Abs                                     | 5               |
|          |      | 3.1.1 Abs Testbench                     | 6               |
|          | 3.2  | Max-Min                                 | 7               |
|          |      | 3.2.1 Max-Min Testbench                 | 7               |
|          | 3.3  | Division by 2                           | 8               |
|          |      | 3.3.1 Division by 2 Testbench           | 8               |
|          | 3.4  | Division by 16                          | 9               |
|          |      | 3.4.1 Division by 16 Testbench          | 9               |
|          | 3.5  | v                                       | 0               |
|          |      |                                         | 0               |
|          |      |                                         | 0               |
|          |      |                                         | 1               |
|          | 3.6  |                                         | 12              |
|          | 0.0  |                                         | 2               |
|          |      |                                         | $\frac{1}{2}$   |
|          |      |                                         | 3               |
|          | 3.7  |                                         | 4               |
| 4        | Tos  | t plan 1                                | 7               |
| •        | 4.1  | - F                                     | 9               |
| 5        | Syn  | athesis and Implementation 2            | 21              |
| •        | 5.1  | ±                                       | 21              |
|          | 0.1  | v                                       | 21              |
|          |      |                                         | 22              |
|          |      | <u> </u>                                | $\frac{12}{22}$ |
|          |      | v                                       | 23              |
|          | 5.2  |                                         | )3              |

# 1 Introduction

The aim of this project is to compute the approximation of the modulus of a complex number and the corresponding Mean Square Error (MSE).

Given a complex number Z = P + iQ the modulus is denoted by |Z| and is defined as  $|Z| = \sqrt{P^2 + Q^2}$ .

# 1.1 Possible algorithms

There are several algorithms that can be used to compute the modulus of a complex number.

#### 1.1.1 Mathematical approach

Given a complex number z = x + iy, the algorithm is the following:

- 1. Find the real and imaginary parts:
  - Real part = x
  - Imaginary part = y
- 2. Find the square of x and y separately:
  - Square of Real part =  $x^2$
  - Square of Imaginary part =  $y^2$
- 3. Find the sum of the computed squares:
  - Sum =  $x^2 + y^2$
- 4. Find the square root of the computed sum:

$$\bullet |z| = \sqrt{x^2 + y^2}$$

The result represents the modulus of the given complex number.

This approach cannot be implemented within digital circuits due to the use of square and square-root operations.

#### 1.1.2 Alpha max plus beta min algorithm

The alpha max plus beta min algorithm is an approximation of the square root of the sum of two squares, for this reason it can be used to compute the modulus of a complex number.

The goal is to find the hypotenuse of a right triangle given the two side lengths, without performing the square and square-root operations.

Given a complex number z = x + iy, the approximation is expressed as:

$$|z| = \alpha Max + \beta Min$$

where Max is the maximum absolute value of x and y, and Min is the minimum absolute value of x and y.

Some values of parameters  $\alpha$  and  $\beta$  allow the implementation of the multiplication operation into a simple shift of binary digits that is particularly well suited to be used in high-speed digital circuitry.

For the closest approximation, the optimum values are  $\alpha \simeq 0.960$  and  $\beta \simeq 0.398$ .

# 1.2 Possible applications

Complex numbers have many applications in a variety of sciences and related areas such as signal processing, control theory, electronics, quantum mechanics and many others.

- In control theory, systems are often transformed from the time domain to the frequency domain using the Laplace transform. The system's poles and zeros are then analyzed in the complex plane.
- In signal analysis and other fields for the description of periodically varying signals the real functions, representing actual physical quantities, are often expressed in terms of sines and cosines. For a sine wave of a given frequency, the absolute value |z| of the corresponding z is the amplitude and the argument arg(z) the phase.
- In electrical engineer, complex numbers are used to analyze quantities as voltage, current and resistance because they are able to express the two dimensions of frequency and phase shift at one time. For example, the Fourier transform is used to analyze varying voltages and currents. The treatment of resistors, capacitors, and inductors can then be unified by introducing imaginary, frequency-dependent resistances for the latter two and combining all three in a single complex number called the impedance. This approach is called phasor calculus.
- In digital signal and image processing, they can be used in the digital versions of Fourier analysis (and wavelet analysis) to transmit, compress, restore, and otherwise process digital audio signals, still images, and video signals.

# 2 Architecture

The signals P and Q, representing respectively the real and imaginary parts of the complex number, are represented in 2's complement on N bits.

The representation interval is symmetric, for this reason the values are included within the range  $[-(2^{N-1}-1), 2^{N-1}-1]$ .

Thereby, the signals |P| and |Q| are represented in the interval  $[0, 2^{N-1} - 1]$ .

#### 2.0.1 Implemented algorithm

The approximation algorithm used in this project is the following:

$$\sqrt{P^{2}+Q^{2}}=\max\left\{ \left|P\right|,\left|Q\right|\right\} +\frac{1}{2}\min\left\{ \left|P\right|,\left|Q\right|\right\} -\frac{1}{16}\left[\max\left\{ \left|P\right|,\left|Q\right|\right\} +\min\left\{ \left|P\right|,\left|Q\right|\right\} \right]$$

The algorithm avoids performing the square and square-root operations. It uses simple operations such as comparison, multiplication and addition.



Figure 1: Inputs and output of the implemented block

Circuit characteristics:

- The **inputs** of the circuit are the real part P and the imaginary part Q of a complex number.
- The **output** represents the modulus of the complex number given as input.
- The circuit simulation is performed for N = 10. The range of values is [-511, 511].

Even if the module is a pure combinatorial circuit, it is possible to use a clock signal within the testbenches in order to keep trace of the execution time of the simulation and to synchronize the generation of inputs.

# 3 VHDL Description

The final module is composed by different submodules each of which has a specific functionality. The submodules are: absolute value, max and min, division by 2, division by 16, adder and subtractor.

In order to guarantee the correct implementation, each module has its own testbench. A complete testbench should test all values within the above specified range, but only limit or interesting cases will be considered.

#### 3.1 Abs

Since the input values can be either positive or negative, this module checks the value of the most significant bit: if it is equal to 0, the number is positive, if it is equal to 1, the number is negative.

To compute the absolute value of a negative number, the input value is complemented and then is incremented by 1.

```
entity Abs_module is
         generic(Nbit: integer);
2
        port (
             input : in std_logic_vector (Nbit - 1 downto 0);
             output : out std_logic_vector (Nbit - 1 downto 0)
         );
    end Abs_module;
    architecture behavioral of Abs_module is
9
10
        process(input)
11
             begin
12
                 if (input(Nbit - 1) = '0') then
13
                     output <= input;</pre>
14
                 else
15
                     output <= std_logic_vector(unsigned(not(input)) + 1);</pre>
17
         end process;
18
    end behavioral;
19
```

# 3.1.1 Abs Testbench

| Clock | Inpu    | t value     | Outpu   | ıt value   |
|-------|---------|-------------|---------|------------|
| cycle | Decimal | Binary      | Decimal | Binary     |
| 1     | 0       | 0000000000  | 0       | 0000000000 |
| 2     | +1      | 0000000001  | +1      | 0000000001 |
| 3     | -1      | 11111111111 | +1      | 0000000001 |
| 4     | +2      | 000000010   | +2      | 0000000010 |
| 5     | -2      | 11111111110 | +2      | 0000000010 |
| 6     | +510    | 0111111110  | +510    | 0111111110 |
| 7     | -510    | 1000000010  | +510    | 0111111110 |
| 8     | +511    | 0111111111  | +511    | 0111111111 |
| 9     | -511    | 1000000001  | +511    | 0111111111 |

Table 1: Tested values for Abs module

## 3.2 Max-Min

This module computes the maximum and minimum value of the two input values.

```
entity MaxMin is
        generic(Nbit: positive);
 2
 3
             input1 : in std_logic_vector (Nbit - 1 downto 0);
 4
             input2 : in std_logic_vector (Nbit - 1 downto 0);
 5
            max : out std_logic_vector (Nbit - 1 downto 0);
             min : out std_logic_vector (Nbit - 1 downto 0)
        );
9
    end MaxMin;
10
    architecture behavioral of MaxMin is
11
^{12}
        max<=input1 when(input1>input2) else input2;
13
        min<=input1 when(input1<=input2) else input2;</pre>
14
    end behavioral;
15
```

#### 3.2.1 Max-Min Testbench

| Clock | Input   | 1 value   | Input   | 2 value   | Max value | Min value |
|-------|---------|-----------|---------|-----------|-----------|-----------|
| cycle | Decimal | Binary    | Decimal | Binary    | Decimal   | Decimal   |
| 1     | 0       | 000000000 | 1       | 000000001 | 1         | 0         |
| 2     | 511     | 111111111 | 2       | 000000010 | 2         | 1         |
| 3     | 511     | 111111111 | 510     | 111111110 | 511       | 510       |
| 4     | 0       | 000000000 | 511     | 111111111 | 511       | 0         |
| 5     | 511     | 111111111 | 511     | 111111111 | 511       | 511       |

Table 2: Tested values for Max-Min module

# 3.3 Division by 2

The division by 2 can be implemented as a shift to the right of one position, the most significant bit is filled with a zero.

In this case x is an unsigned number and the operation corresponds to  $\lfloor \frac{x}{2} \rfloor$ .

```
entity DivBy2 is
generic (Nbit : positive);
port (
input : in std_logic_vector (Nbit - 1 downto 0);
output : out std_logic_vector (Nbit - 1 downto 0)
);
end DivBy2;

architecture behavioral of DivBy2 is
begin
output <= std_logic_vector(shift_right(unsigned(input) , 1));
end behavioral;</pre>
```

## 3.3.1 Division by 2 Testbench

| Clock | Input   | value     | Outp    | ıt value   |
|-------|---------|-----------|---------|------------|
| cycle | Decimal | Binary    | Decimal | Binary     |
| 1     | 1       | 000000001 | 0       | 000000000  |
| 2     | 2       | 00000010  | 1       | 0000000001 |
| 3     | 3       | 000000011 | 1       | 0000000001 |
| 4     | 4       | 00000100  | 2       | 000000010  |
| 5     | 5       | 000000101 | 2       | 0000000010 |
| 6     | 511     | 111111111 | 255     | 011111111  |
| 7     | 510     | 111111110 | 255     | 011111111  |
| 8     | 509     | 111111101 | 254     | 011111110  |
| 9     | 508     | 111111100 | 254     | 011111110  |

Table 3: Tested values for Division by 2 module

# 3.4 Division by 16

The division can be implemented as a shift to the right of four position. The four most significant bits are filled with zeros.

In this case x is an unsigned number and the operation corresponds to  $\lfloor \frac{x}{2^4} \rfloor$ .

```
entity DivBy16 is
generic (Nbit : positive);
port (
input : in std_logic_vector (Nbit - 1 downto 0);
output : out std_logic_vector (Nbit - 1 downto 0)

;
end DivBy16;

architecture behavioral of DivBy16 is
begin
output <= std_logic_vector(shift_right(unsigned(input) , 4));
end behavioral;</pre>
```

## 3.4.1 Division by 16 Testbench

| Clock | Inpu    | t value    | Outpu   | ıt value   |
|-------|---------|------------|---------|------------|
| cycle | Decimal | Binary     | Decimal | Binary     |
| 1     | 1       | 0000000001 | 0       | 0000000000 |
| 2     | 16      | 0000010000 | 1       | 0000000001 |
| 3     | 17      | 0000010001 | 1       | 0000000001 |
| 4     | 32      | 0000100000 | 2       | 0000000010 |
| 5     | 48      | 0000110000 | 3       | 0000000011 |
| 6     | 64      | 0001000000 | 4       | 000000100  |
| 7     | 80      | 0001010000 | 5       | 000000101  |
| 8     | 510     | 0111111110 | 31      | 0000011111 |
| 9     | 511     | 0111111111 | 31      | 0000011111 |

Table 4: Tested values for Division by 16 module

#### 3.5 Adder

The circuit that corresponds to an Adder has been implemented starting from a 1-bit Full Adder. The latter sums the bits a and b of the addends and the carry in  $c_i$ , the output is composed by the bit o which represents the sum and the possible carry  $c_o$ .

The carry out bit  $c_o$  should be interpreted in the following way:

- $c_o = 0$  means that the result of the sum can be represented on the same number of bits on which the operands are represented.
- $c_o = 1$  means that the result of the sum cannot be represented on the same number N of bits on which the operands are represented, but on N+1 bits. In this case the most significant bit will be 1.

In order to sum addends that are represented on many bits, the Full Adder N bits has been implemented as a cascade of several 1-bit Full Adder connected by the internal signal  $c_{int}$  that connects the carry out of a previous adder with the carry in of the next adder.

#### 3.5.1 Full Adder 1 bit

```
entity FullAdder_1bit is
 2
          port(
                   : in std_logic;
 3
                   : in std_logic;
               c_i : in std_logic;
               o : out std_logic;
               c_o : out std_logic
         );
     end FullAdder_1bit;
10
     architecture data_flow of FullAdder_1bit is
11
           <= a xor b xor c_i;
13
       c_o \leftarrow (a \text{ and } b) \text{ or } (b \text{ and } c_i) \text{ or } (c_i \text{ and } a);
14
     end data_flow;
```

#### 3.5.2 Full Adder N bits

```
entity FullAdder_Nbit is
generic(Nbit : positive);
port(
a : in std_logic_vector(Nbit - 1 downto 0);
b : in std_logic_vector(Nbit - 1 downto 0);
c_i : in std_logic;
```

```
o : out std_logic_vector(Nbit - 1 downto 0);
            c_o : out std_logic
            );
    end FullAdder_Nbit;
10
11
    architecture struct of FullAdder_Nbit is
12
        component FullAdder_1bit is
13
            port(
14
                 a : in std_logic;
15
                 b : in std_logic;
16
                 c_i : in std_logic;
17
                 o : out std_logic;
                 c_o : out std_logic
19
            );
20
        end component;
21
22
        signal c_int : std_logic_vector(Nbit downto 0);
23
24
        begin
        n_full_adder_gen : for i in 0 to Nbit - 1 generate
26
        i_full_adder : FullAdder_1bit
27
            port map(
28
                    => a(i),
                a
                     => b(i),
30
                c_i => c_int(i),
31
                     => o(i),
                c_o => c_int(i + 1)
33
            );
34
        end generate;
35
36
            c_int(0) <= c_i;</pre>
                                      -- Input carry mapping
37
            c_o <= c_int(Nbit);</pre>
                                      -- Output carry mapping
38
39
    end struct;
40
```

#### 3.5.3 Adder Testbench

| Clock | Input1 value |           | Input   | 2 value    | Carry out | Sum value  |
|-------|--------------|-----------|---------|------------|-----------|------------|
| cycle | Decimal      | Binary    | Decimal | Binary     | Binary    | Binary     |
| 1     | 0            | 000000000 | 1       | 000000001  | 0         | 000000001  |
| 2     | 0            | 000000000 | 511     | 1111111111 | 0         | 1111111111 |
| 3     | 1            | 000000001 | 511     | 1111111111 | 1         | 000000000  |
| 4     | 510          | 111111110 | 511     | 111111111  | 1         | 1111111101 |
| 5     | 511          | 111111111 | 511     | 111111111  | 1         | 1111111110 |

Table 5: Tested values for Adder module

#### 3.6 Subtractor

The implementation of the Subtractor circuit follows the same approach of the Adder. It has been implemented starting from a 1-bit Full Subtractor which subtracts the subtrahend b and the borrow in  $b_{in}$  to the minuend a and outputs the difference o and the borrow out  $b_{out}$ .

The borrow out bit should be interpreted in the following way:

- $b_{out} = 0$  means that the minuend is greater than the subtrahend and therefore the result is a positive number.
- $b_{out} = 1$  means that the minuend is less than the subtrahend and therefore the result is a negative number.

The N-bit Full Subtractor circuit considers multiple 1-bit Full Subtractor in cascade to allow the subtraction operation between operands that are represented on more than one bit.

#### 3.6.1 Full Subtractor 1 bit

```
entity FullSubtractor_1bit is
        port(
2
                : in std_logic;
                : in std_logic;
            b_i : in std_logic;
                : out std_logic;
             b_o : out std_logic
    end FullSubtractor_1bit;
9
10
    architecture data_flow of FullSubtractor_1bit is
11
    begin
12
         <= a xor b xor b_i;
13
      b_o \leftarrow ((not a and b) or (b and b_i) or (not a and b_i));
15
    end data_flow;
```

### 3.6.2 Full Subtractor N bits

```
entity FullSubtractor_Nbit is
generic(Nbit : positive);
port(

a : in std_logic_vector(Nbit - 1 downto 0);
b : in std_logic_vector(Nbit - 1 downto 0);

b_i : in std_logic;

o : out std_logic_vector(Nbit - 1 downto 0);

b_o : out std_logic
```

```
);
9
    end FullSubtractor_Nbit;
10
11
    architecture struct of FullSubtractor_Nbit is
12
        component FullSubtractor_1bit is
13
            port(
                    : in std_logic;
15
                 b : in std_logic;
16
                 b_i : in std_logic;
17
                 o : out std_logic;
18
                 b_o : out std_logic
19
            );
^{21}
            end component;
22
            signal b_int : std_logic_vector(Nbit downto 0);
23
25
            n_full_adder_gen : for i in 0 to Nbit - 1 generate
26
            i_full_adder : FullSubtractor_1bit
                port map(
28
                    a
                        => a(i),
29
                    b
                         => b(i),
30
                    b_i => b_int(i),
                    o \Rightarrow o(i),
32
                    b_o => b_int(i + 1)
33
                );
            end generate;
35
36
        b_int(0) <= b_i;
                           -- Input borrow mapping
37
        b_o <= b_int(Nbit); -- Output borrow mapping</pre>
38
    end struct;
39
```

## 3.6.3 Subtractor Testbench

| Clock | Input   | Input1 value Input2 value     |     | Borrow     | Difference |            |
|-------|---------|-------------------------------|-----|------------|------------|------------|
| cycle | Decimal | Decimal Binary Decimal Binary |     | Binary     | Binary     |            |
| 1     | 0       | 0000000000                    | 1   | 0000000001 | 1          | 1111111111 |
| 2     | 511     | 0111111111                    | 1   | 0000000001 | 0          | 0111111110 |
| 3     | 1       | 0000000001                    | 511 | 0111111111 | 1          | 1000000010 |
| 4     | 510     | 0111111110                    | 511 | 0111111111 | 1          | 1111111111 |
| 5     | 511     | 0111111111                    | 510 | 0111111110 | 0          | 000000001  |
| 6     | 511     | 0111111111                    | 511 | 0111111111 | 0          | 0000000000 |

Table 6: Tested values for Subtractor module

# 3.7 Complex number module

The circuit that implements the approximation of the modulus of a complex number, consists of the interconnection of all the previous submodules. The submodules are connected in the following way:



Figure 2: RTL design provided by Vivado

The corresponding VHDL code is:

```
entity ComplexModulus is
             generic(Nbit: positive);
 2
             port (
             input1 : in std_logic_vector (Nbit - 1 downto 0);
             input2 : in std_logic_vector (Nbit - 1 downto 0);
             output : out std_logic_vector (Nbit - 1 downto 0)
         );
    end ComplexModulus;
 8
9
    architecture behavioral of ComplexModulus is
10
11
             signal abs1 : std_logic_vector (9 downto 0);
             signal abs2 : std_logic_vector (9 downto 0);
12
             signal max : std_logic_vector (8 downto 0);
13
             signal min : std_logic_vector (8 downto 0);
             signal div2 : std_logic_vector (8 downto 0);
15
             signal sum1 : std_logic_vector (8 downto 0);
16
             signal c1: std_logic;
17
             signal sum2 : std_logic_vector (8 downto 0);
18
             signal c2: std_logic;
19
             signal div16 : std_logic_vector (9 downto 0);
20
             -- components declaration (omitted)
22
23
24
    begin
         abs_1 : Abs_module
25
             generic map(Nbit => 10)
26
             port map(
27
```

```
input => input1,
28
                 output => abs1
29
             );
31
         abs_2 : Abs_module
32
             generic map(Nbit => 10)
33
             port map(
34
                 input => input2,
35
                 output => abs2
36
             );
38
        max_min: MaxMin
39
             generic map(Nbit => 9)
40
             port map(
41
                 input1 => abs1(8 downto 0),
42
                 input2 => abs2(8 downto 0),
44
                 max => max,
                 min => min
45
             );
46
47
        div_2: DivBy2
48
             generic map(Nbit => 9)
49
             port map(
50
                 input => min,
51
                 output => div2
52
             );
54
        adder_1 : FullAdder_Nbit
55
             generic map(Nbit => 9)
56
             port map(
57
                 a => div2,
58
                 b => max,
59
                 c_i => '0',
60
                 o => sum1,
61
                 c_o => c1
62
            );
63
64
         adder_2 : FullAdder_Nbit
65
             generic map(Nbit => 9)
66
67
             port map(
                 a => min,
68
                 b => max,
69
                 c_i => '0',
                 o => sum2,
71
                 c_o => c2
72
             );
73
74
        div_16: DivBy16
75
```

```
generic map(Nbit => 10)
76
             port map(
77
                 input(9) => c2,
                 input(8 downto 0) => sum2,
79
                 output => div16
             );
82
         subtractor: FullSubtractor_Nbit
83
             generic map(Nbit => 10)
             port map(
85
                 a(9) => c1,
86
                 a(8 downto 0) => sum1,
                 b => div16,
                 b_i => '0',
89
                 o => output,
90
                 b_o => open
92
             );
93
    end behavioral;
```

In the FullSubtractor\_Nbit component, the borrow out bit  $b_o$  is left *open* because the subtrahend is always smaller than the minuend (due to the division by 16) and therefore the result of the subtraction will never be a negative number.

# 4 Test plan

A complete testbench would involve testing all possible values within the range [-511, 511], but consider and evaluate all these cases becomes impossible. For this reason, only the most interesting cases have been considered.

The VHDL testbench code for the Complex Number module is the following:

```
library ieee;
1
    use ieee.std_logic_1164.all;
    use ieee.std_logic_arith.all;
    entity ComplexModulus_tb is
    end ComplexModulus_tb;
6
    architecture behavioral of ComplexModulus_tb is
10
         -- Testbench constants
11
12
         -- Clock period definitions
13
            constant T_CLK : time := 10 ns;
14
            constant T_RESET : time := 5 ns;
15
            constant N : integer := 10;
16
17
         -- Testbench signals
20
        --Inputs
21
            signal clk : std_logic := '0';
22
            signal rst : std_logic := '0';
23
            signal end_sim : std_logic := '1';
            signal p : std_logic_vector(N - 1 downto 0);
             signal q : std_logic_vector(N - 1 downto 0);
26
27
             --Output
28
            signal output : std_logic_vector(N - 1 downto 0);
30
31
         -- Component to test (DUT) declaration
33
        component ComplexModulus is
34
            generic (Nbit : positive);
35
            port(
36
                 input1 : in std_logic_vector (Nbit - 1 downto 0);
37
                 input2 : in std_logic_vector (Nbit - 1 downto 0);
                 output : out std_logic_vector (Nbit - 1 downto 0)
            );
40
```

```
end component;
41
42
43
        begin
             -- Clock process definitions
44
             clk <= (not(clk) and end_sim) after T_CLK / 2;</pre>
45
             rst <= '1' after T_RESET;</pre>
46
47
             -- Instantiate the Device Under Test (DUT)
48
             dut: ComplexModulus
49
                 generic map(Nbit => N)
                 port map (
51
                     input1 => p,
53
                     input2 => q,
                     output => output
54
                     );
55
57
             d_process: process(clk, rst)
                 variable t : integer := 0;
58
                 begin
                     if(rst = '0') then
60
                         p <= "0000000000";
61
                         q <= "0000000000";
62
                          t := 0;
                     elsif(rising_edge(clk)) then
64
                          case(t) is
65
                              when 1 => p \le "00000000000"; q \le "0000000000"; -- p = 0 , q = 0
                              when 2 => p <= "00000000000"; q <= "11111111111"; -- p= 0
67
                              when 3 \Rightarrow p <= "11111111111"; q <= "0000000000"; -- p=-1
68
                              when 4 => p <= "0000000000"; q <= "1000000001"; -- p= 0 , q=-511
69
                              when 5 => p \le "01111111111"; q \le "01111111111"; --p = 511, q = 511
70
                              when 6 => p \le "01111111111"; q \le "1000000001"; -- p = 511, q = -511
71
                              when 10 => end_sim <= '0';
72
                              when others => null;
73
                          end case;
74
                     t := t + 1;
75
76
                     end if;
                 end process;
77
    end behavioral;
78
```

| Clock cycle | Input P | Input Q | Output value | Expected value |
|-------------|---------|---------|--------------|----------------|
| 1           | 0       | 0       | 0            | 0              |
| 2           | 0       | -1      | 1            | 1              |
| 3           | -1      | 0       | 1            | 1              |
| 4           | 0       | -511    | 480          | 511            |
| 5           | 511     | 511     | 703          | 722.67         |
| 6           | 511     | -511    | 703          | 722.67         |

Table 7: Tested values for Complex Number module



Figure 3: Modelsim execution results

## 4.1 Mean Squared Error

The mean squared error (MSE) represents the average of the squares of the errors, i.e. the average squared difference between the actual value  $Y_i$  and the estimated value  $\hat{Y}_i$ .

$$MSE = \frac{1}{n} \sum_{i=1}^{n} (Y_i - \hat{Y}_i)^2$$

The estimated values are the ones computed with the approximation and the actual values are those computed using square and square-root operations. In order to compute the MSE as precise as possible, all the possible values were tested with the following **Matlab** script:

```
Nbit = 10;

max_value = 2^(Nbit-1)-1;

*The matrix exact_values contains the modulus of the complex number

computed by using square and square-root operations.

exact_values = zeros(max_value);

*The matrix approximated_values contains the modulus of the complex number

computed by using the approximated algorithm implemented in the digital circuit.

approximated_values = zeros(max_value);
```

```
%p represents the real part
    %q represents the imaginary part
    for p = 1:max_value
15
        for q = 1:max_value
16
             exact_values(p,q) = sqrt(p^2 + q^2);
             approximated_values(p,q) = \max(p,q) + floor((1/2)*\min(p,q)) -
18
                                        floor((1/16)*(max(p,q) + min(p,q)));
19
20
        end
21
22
    %Mean Squared Error
23
    MSE = immse(exact_values,approximated_values);
```

The script was run for values of *Nbit* between [3, 10], in this way it has been possible to examine the variation of MSE w.r.t the number of bits used for the inputs.



Figure 4: Mean Squared Error

As can be seen from the graph, the MSE increases as the number of bits increases and this growth is mainly due to the division by 16 used in the approximation algorithm.

# 5 Synthesis and Implementation

Xilinx Vivado 2018.3 software was used to synthesize and implement the circuit. In particular, it was considered the ZyBo-Zynq 7000 board, which uses the **xc7z010clg400-1** as its FPGA.

## 5.1 Synthesis



Figure 5: Synthesis design provided by Vivado

#### 5.1.1 Warnings

During the synthesis process Vivado has reported only the following warning:



Figure 6: Synthesis warning message

As said during laboratory lectures, this warning can be ignored. Indeed, this warning message is no longer triggered in the upcoming release of Vivado (2020.1).

#### 5.1.2 Timing constraints

Timing constraints are not available because the circuit is a fully combinatorial network and does not need the clock to function properly.

| Design Timing Summary             |        |                              |    |                                          |    |
|-----------------------------------|--------|------------------------------|----|------------------------------------------|----|
| Setup                             |        | Hold                         |    | Pulse Width                              |    |
| Worst Negative Slack (WNS):       | NA     | Worst Hold Slack (WHS):      | NA | Worst Pulse Width Slack (WPWS):          | NA |
| Total Negative Slack (TNS):       | NA     | Total Hold Slack (THS):      | NA | Total Pulse Width Negative Slack (TPWS): | NA |
| Number of Failing Endpoints:      | NA     | Number of Failing Endpoints: | NA | Number of Failing Endpoints:             | NA |
| Total Number of Endpoints:        | NA     | Total Number of Endpoints:   | NA | Total Number of Endpoints:               | NA |
| All user specified timing constra | ints a | re met.                      |    |                                          |    |

Figure 7: Timing constraints not available

For this reason it is not possible to evaluate the maximum operating frequency of the circuit and the critical paths.

#### 5.1.3 Power Analysis

Total on-chip power is the power consumed internally within the FPGA, in this case is equal to 105 mW.



Figure 8: Power summary provided by Vivado

Device static power is the power required for the FPGA to operate normally and it corresponds to the 87% of the total power. This means that a consistent part of the energy is used to keep the device on. The remaining 13% is the Dynamic Power that is mostly required by the I/O operations, as expected.

#### 5.1.4 Utilization

The resources used by the circuit are the following:



Figure 9: Utilization summary provided by Vivado

As can be seen from the figure, most of the used resources are related to I/O, this comes from the fact that the circuit has two 10-bit inputs and one 10-bit output.

# 5.2 Implementation

The following figure shows the area of the FPGA occupied by the implemented circuit:



Figure 10: Implementation design provided by Vivado on Zybo board