# VLSI Design

# Assignment-2 Report

U. S. S. Sasanka 2019102036

All the netlists, layouts and plots can be viewed by clicking this link

https://iiitaphyd-

 $my. share point.com/:f:/g/personal/sri\_surya\_students\_iiit\_ac\_in/EmLnsiJXMBVAizCılx_3EffYBMu\\QoRoıL\_qfeaLzK6IwIiQ?e=IFxa_3i$ 

## **Problem-3**

Consider a CMOS inverter with size W , which has the following parameters :  $L = 0.18 \mu m$ ,  $Wn = W = 1.8 \mu m$  and  $Wp = 2.5 \times W$ .

#### **Circuit:**



We need to find the voltage transer characteristics (VTC) of the first inverter when it is connected in series with an identical second inverter.

First, we are expected to implement the circuit and plot VTC from which we can obtain the 'Noise margins'

Then we need to plot the layout in MAGIC for which we extract the NGSpice code and obtain the VTC and compare the two cases.

# **Theory:**

We know that when we sweep the input voltage(Gate voltage) of the inverter from oV to 1.8V, the MOSFETs pass through many stages.

| Input                                                                                                  | PMOS       | NMOS       | Output         |
|--------------------------------------------------------------------------------------------------------|------------|------------|----------------|
| $o < V_{in} < V_{tn}$                                                                                  | Linear     | Cutoff     | $V_{DD}$       |
| V <sub>tn</sub> <v<sub>in<v<sub>i</v<sub></v<sub>                                                      | Linear     | Saturation | Gradual        |
|                                                                                                        |            |            | Decrease       |
| $V_{i} = (V_{DD} + V_{tn} -  V_{tp} )/2$                                                               | Saturation | Saturation | Rapid decrease |
|                                                                                                        |            |            | 1              |
| $\frac{V_{i} \langle V_{in} \langle V_{DD} -   V_{tp}  }{ V_{i} \langle V_{in}   V_{DD} -   V_{tp}  }$ | Saturation | Linear     | Gradual        |
|                                                                                                        | Saturation | Linear     | _              |

#### **NOISE Margin:**

We can safely say that a state is low or high depending on the values on certain parameters.

V<sub>IL</sub>- Maximum input that can as be considered as 'low'

V<sub>OH</sub>-Minimum output that can be considered as 'high'

V<sub>IH</sub>- Minimum input that can be considered as 'high'

V<sub>OL</sub>- Maximum input that can be considered as 'low'





 $(V_{IL}, V_{OH})$  and  $(V_{IH}, V_{OL})$  are the two critical points which are the points where dVout/dVin=-1

If the logic state of the input is intermediate(neither high not low), it leads to errors as we can't predict the exact logic state of the output.

We define the noise margins to be

 $NM_H=V_{OH}-V_{IH}$ 

 $NM_L=V_{IL}-V_{OL}$ 

# **Netlist (Pre-layout):**

```
include TSMC_180nm.txt
 .param SUPPLY=1.8
 .
param LAMBDA=0.09u
.param width_N=20*LAMBDA
.param width_P=2.5*width_N
.global gnd vdd
Vdd vdd gnd 'SUPPLY'
Vdd1 vdd1 gnd 'SUPPLY'
vGS a gnd 'SUPPLY'
M1 b a gnd gnd CMOSN W={width_N} L={2*LAMBDA}
+ AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
M2 b a vdd vdd CMOSP W={width_P} L={2*LAMBDA}
+ AS={5*width_P*LAMBDA} PS={10*LAMBDA+2*width_P} AD={5*width_P*LAMBDA} PD={10*LAMBDA+2*width_P}
M3 c b gnd gnd CMOSN W={width_N} L={2*LAMBDA}
+ AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
M4 c b vdd vdd CMOSP W={width_P} L={2*LAMBDA}
+ AS={5*width_P*LAMBDA} PS={10*LAMBDA+2*width_P} AD={5*width_P*LAMBDA} PD={10*LAMBDA+2*width_P}
.dc VGS 0 1.8 0.01
 .control
run
set curplottitle="SuryaSasanka_2019102036"
plot v(a) v(b)
let volt=v(b)
plot deriv(volt)
set hcopypscolor = 1 *White background
hardcopy q3preplot.eps v(a) v(b)
```

The netlist is self explanatory where we implement the two CMOS inverters. The circuit is implemented. The input of the first inverter is 'a' and its output is 'b'(This acts as input for second inverter). We plot V(b) and V(a). Then we have also taken derivative of the V(b) with respect to V(a) and plotted it.

# Plot (Pre-layout)



Figure 1



Figure2

Figure-1 represents the pre-layout VTC of the first inverter

- blue line -voltage transfer characteristics(V<sub>out</sub>)
- red line input voltage (V<sub>in</sub>)
- parallel lines -The tangents with slope -1
- points of intersection of tangents and  $V_{out}$   $(V_{IL}, V_{OH})$  and  $(V_{IH}, V_{OL})$ .

Figure-2 represents the  $dV_{out}/dV_{in}$ 

The VTC plot is in accordance with the theory mentioned earlier. Note that the tangents are not intuitive. The derivative plot is observed, the x coordinate corresponding to the slopes -1 are noted. Then  $(x_1, y_1)$  and  $(x_2, y_2)$  are obtained from which the tangent equations are added into the netlist.

# Magic layout



#### Parameters:

- Length of the MOSFET- (2 \* lambda). Can be found from width of polysilicon
- Width of P-MOSFET (50 \* lambda). Can be found from pdiffusion layer (14X50 lambda)
- Width of N-MOSFET (20 \* lambda). Can be found from ndiffusion layer (14X20 lambda)

In the above figure, we have two identical inverters. They have common Vdd(at the top) and common ground(at the bottom). We have pmos at the top and nmos at the bottom in both the inverters. The input is at the middle left which is the gate voltage of the first cmos inverter. The voltage that we are interested is the voltage of the middle joint connecting inverter 1 and 2.

# Netlist(Post-layout):

```
SPICE3 file created from q3.ext - technology: scmos
include TSMC_180nm.txt
 param SUPPLY=1.8
 global gnd vdd
option scale=0.09u
Vdd vdd gnd 'SUPPLY'
VGS a gnd 'SUPPLY'
M1 b a gnd Gnd CMOSN w=20 l=2
 ad=120 pd=52 as=240 ps=104
M2 b a vdd vdd CMOSP w=50 l=2
Terminal = 300 pd=112 as=600 ps=224
M3 c b gnd Gnd CMOSN w=20 l=2
 ad=120 pd=52 as=0 ps=0
M4 c b vdd vdd CMOSP w=50 l=2
  ad=300 pd=112 as=0 ps=0
CO vdd vdd 0.12fF
C1 a b 0.07fF
C2 b vdd 0.52fF
C3 vdd b 0.08fF
C4 c vdd 0.08fF
C5 a vdd 0.08fF
C6 vdd vdd 0.12fF
```

```
C7 c b 0.07fF
C8 c vdd 0.52fF
C9 gnd b 0.31fF
C10 gnd a 0.07fF
C11 c gnd 0.24fF
C12 vdd b 0.08fF
C13 gnd Gnd 0.52fF
C14 c Gnd 0.11fF
C15 vdd Gnd 0.04fF
C16 b Gnd 0.31fF
C17 vdd Gnd 1.86fF
C18 a Gnd 0.20fF
C19 vdd Gnd 1.86fF
.dc VGS 0 1.8 0.01
 .control
run
set curplottitle="SuryaSasanka_2019102036"
plot v(a) v(b)
let volt=v(b)
plot deriv(volt)
set hcopypscolor = 1 *White background
hardcopy q3postplot.eps v(a) v(b)
```

We notice a number of parasitic capacitances in the extracted netlist in addition to the inverter circuit. We make appropriate changes to this extracted netlist and then again plot the VTC of the first inverter.

# Plot (Post-layout)



Figure3



Figure4

Figure-3 represents the post-layout VTC of the first inverter

- blue line -voltage transfer characteristics(V<sub>out</sub>)
- red line input voltage (V<sub>in</sub>)
- parallel lines -The tangents with slope -1
- points of intersection of tangents and V<sub>out</sub> (V<sub>IL</sub>, V<sub>OH</sub>) and (V<sub>IH</sub>, V<sub>OL</sub>).

Figure-4 represents the dV<sub>out</sub>/dV<sub>in</sub>

The post-layout VTC plot has the expected shape. Though the pre-layout plot and post-layout plot appear the same to the naked eye, there is a small difference (of the order 10^-3 V) in the plots when we zoom them. The observed values support our claims.



$$\Rightarrow \frac{1}{2} (V_{i} - V_{in})^{2} = (V_{DD} - V_{i} - |V_{ep}|) ((V_{DD} - V_{0})^{2})$$

$$\Rightarrow \frac{1}{2} (V_{i} - V_{in})^{2} = (V_{DD} - V_{i} - |V_{ep}|) + (V_{i} - V_{ep})^{2}$$

$$\Rightarrow \frac{1}{2} (V_{DD} - V_{i} - |V_{ep}|) + \sqrt{(V_{DD} - V_{i} - |V_{ep}|)^{2} - (V_{e} + V_{e} + |V_{e}|)^{2}}$$

$$\Rightarrow \frac{1}{2} (V_{DD} - V_{i} - |V_{ep}|) + \sqrt{(V_{DD} - V_{i} - |V_{ep}|)^{2} - (V_{e} + |V_{e}|)^{2}}$$

$$\Rightarrow \frac{1}{2} (V_{DD} - V_{i} - |V_{e}|) + \sqrt{(V_{DD} - V_{i} - |V_{ep}|)^{2} - (V_{e} + |V_{e}|)^{2}}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|) + \sqrt{(V_{DD} - V_{i} - |V_{e}|) + (V_{e} - |V_{e}|)^{2}}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|) + \sqrt{(V_{DD} - V_{i} - |V_{e}|) + (V_{e} - |V_{e}|)^{2}}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|) + \sqrt{(V_{e} - |V_{e}|) + (V_{e} - |V_{e}|)^{2}}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_{e} - |V_{e}|)^{2}$$

$$\Rightarrow \frac{1}{2} (V_{e} - |V_{e}|)^{2} + (V_$$

Now substituting this inpl.

ii) ( VIH, VOL)

Hore mmos is in linear pmos is in soluration

Equationg werents

Now,

() (VIH, VIL, VOH, VOL)

From Bre layout VTC graphs
values are
(0.9947, 0.7423, 1.694, 0.1072)

NMH - 1.694-0.9947

NML -0.7423 - 0.1072

# Theoritical values:

VDD=1.8 ; Vtn=0.84 , Vtp=-0.45

From the calculated Formulas above, we get

VIH = 1,04625

VIL = 0.84375

VOH = 1.69875

Vol = 0.10125

=) (1.04625, 0.84375, 1.69875, 0.10125)

NMH = 1.69875 - 1.04625

NML - 0.84375 - 0.10125

# Prost layout values:

(0.9915, 0.7486, 1.6896, 0.1037)

|             | V <sub>IH</sub> | V <sub>IL</sub> | V <sub>OH</sub> | V <sub>OL</sub> | N <sub>MH</sub> | N <sub>ML</sub> |
|-------------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|
| Theoretical | 1.04625         | 0.84375         | 1.69875         | 0.10125         | 0.6525          | 0.7425          |
| Pre-layout  | 0.9947          | 0.7423          | 1.694           | 0.1072          | 0.6993          | 0.6351          |
| Post-layout | 0.9915          | 0.7486          | 1.6896          | 0.1037          | 0.6981          | 0.6449          |

### Difference between pre-layout values and theoretical values

We notice that there is a maximum difference of 0.04V in the theory values and pre-layout values. While calculating the theory values, we have taken Kn=Kp. =>  $u_nc_{ox}(W/L)_n=u_pc_{ox}(W/L)_p$  and  $(W/L)_p=2.5*(W/L)_n$ 

$$=> u_n c_{ox} = 2.5 * u_p c_{ox}$$

This is not true in the case of simulation because for that in simulation, we observed in the last assignment we got approximately  $u_n c_{ox} \sim 2.7 * u_p c_{ox}$ .

=> Kn is slightly greater than Kp

So due to that we get a difference in the pre-layout and theoretical values.

## Difference between pre-layout values and post-layout values

We have noticed a maximum difference of 0.009 V in pre-layout and post-layout values. This is due to parasitic capacitances that we have ignored in the pre-layout netlist. After we have extracted the netlist from the magic layout we have noticed 20 parasitic capacitances. These capacitances can be of many types which are Capacitance of the wire(This is because wire is designed as metal), Self-capacitance(This is because of parasitic capacitance between gate-body, drain-body etc). But these values are very small and in the order of femto Farad(10^-15) and do not affect the value hugely. Incase we use more complex circuits, these capacitances add up and cause huge deviations.

# **Problem-4**

We need to characterize the delay of a FO4 inverter with the following parameters : L = 0.18 \mum, Wn = W = 1.8 \mum and Wp = 2.5  $\times$  W. The W for the different inverters is changed. Input to the first node is Vin vin A o pwl (o oV 0.5ns 1.8V 1.1ns 1.8V 1.5ns oV 10ns oV) .

## Circuit:



- We need to derive the  $T_{rise}$  and  $T_{fall}$  expression manually and calculate Kp\*Trise/C, Kn\*Tfall/C
- We need to write the netlist for the 5 inverters and add a capacitor in the end. Then we need to calculate the Trise and Tfall at nodes C and D.
- We need to calculate the propagation delays, Tpd at inverter I3 and I4.
- Finally we need to plot the Idd and Iss.

#### **Netlist:**

```
param LAMBDA=0.09u
param width_N1=20*LAMBDA
param width_P1=2.5*width_N1
param width_P2=2.5*width_N2
param width_P2=2.5*width_N2
param width_N3=16*width_N1
param width_P3=2.5*width_N3
param width_N4=64*width_N1
param width_N4=64*width_N1
  param width_N5=376*width_N1
param width_P5=2.5*width_N5
 Vdd vdd gnd 'SUPPLY'
 VDS D1 gnd 1.8
VDS1 gnd S1 0
VGS in gnd pwl (0 0V 0.5ns 1.8V 1.1ns 1.8V 1.5ns 0V 10ns 0V)
M1 b in gnd gnd CMOSN W={width_N1} L={2*LAMBDA}
+ AS={5*width_N1*LAMBDA} PS={10*LAMBDA+2*width_N1} AD={5*width_N1*LAMBDA} PD={10*LAMBDA+2*width_N1}
 M2 b in vdd vdd CMOSP W={width_P1} L={2*LAMBDA}
+ AS={5*width_P1*LAMBDA} PS={10*LAMBDA+2*width_P1} AD={5*width_P1*LAMBDA} PD={10*LAMBDA+2*width_P1}
M3 c b gnd gnd CMOSN W={width_N2} L={2*LAMBDA}
+ AS={5*width_N2*LAMBDA} PS={10*LAMBDA+2*width_N2} AD={5*width_N2*LAMBDA} PD={10*LAMBDA+2*width_N2}
 M4 c b vdd vdd CMOSP W={width_P2} L={2*LAMBDA}
+ AS={5*width_P2*LAMBDA} PS={10*LAMBDA+2*width_P2} AD={5*width_P2*LAMBDA} PD={10*LAMBDA+2*width_P2}
M5 d c gnd gnd CMOSN W={width_N3} L={2*LAMBDA}
+ AS={5*width_N3*LAMBDA} PS={10*LAMBDA+2*width_N3} AD={5*width_N3*LAMBDA} PD={10*LAMBDA+2*width_N3}
M6 d c vdd vdd CMOSP W={width_P3} L={2*LAMBDA}
+ AS={5*width_P3*LAMBDA} PS={10*LAMBDA+2*width_P3} AD={5*width_P3*LAMBDA} PD={10*LAMBDA+2*width_P3}
M7 e d gnd gnd CMOSN W={width_N4} L={2*LAMBDA}
+ AS={5*width_N4*LAMBDA} PS={10*LAMBDA+2*width_N4} AD={5*width_N4*LAMBDA} PD={10*LAMBDA+2*width_N4}
M8 e d vdd vdd CMOSP W={width_P4} L={2*LAMBDA}
+ AS={5*width_P4*LAMBDA} PS={10*LAMBDA+2*width_P4} AD={5*width_P4*LAMBDA} PD={10*LAMBDA+2*width_P4}
M9 f e gnd gnd CMOSN W={width_NS} L={2*LAMBDA}
+ AS={5*width_NS*LAMBDA} PS={10*LAMBDA+2*width_NS} AD={5*width_NS*LAMBDA} PD={10*LAMBDA+2*width_NS}
M10 f e vdd vdd CMOSP W={width_P5} L={2*LAMBDA}
+ AS={5*width_P5*LAMBDA} PS={10*LAMBDA+2*width_P5} AD={5*width_P5*LAMBDA} PD={10*LAMBDA+2*width_P5}
Cout f gnd 1pf
.tran 10p 5n
 control
 set curplottitle="suryasasanka_2019102036"
plot v(c) v(d)
set hcopypscolor = 1 *White background
  ardcopy q4aplot.eps v(c) v(d)
```

In the above netlist, we implemented the 5 inverter along with the capacitor. We have given the input to the first inverter as the piece wise linear waveform. We have defined the widths of the inverters as mentioned in the question. Then we have plotted the voltages at C and D points in the circuit (i.e V(c) and V(d))

58,0-1

#### **Plot:**



Blue line- Voltage at node C

Red line-Voltage at node D

We notice that the plot is as expected because it is of an inverter. When the input voltage inverter  $I_3(V(C))$  is low, the output voltage of  $I_3(V(D))$  is high and vice versa.

# Theory(To calculate $T_{rise}$ and $T_{fall}$ ):

Rise time  $(T_{rise})$  – It is defined as the time taken for the positive edge of the input to rise from minimum value to maximum value.

Fall time( $T_{fall}$ ) – It is defined as the time taken for the negative edge of the input to fall from the maximum value to minimum value.

We need to know about these dynamic characteristics of the inverter for good operation as operating it in this region makes it difficult to predict the logic state and also gives non-zero power in that region.

Sometimes, the value of the capacitance maybe large, so the complete charging and discharging might take a lot of time. To avoid this problem we take the rise time as time taken for the voltage to rise from 10% to 90% of the supply voltage whereas the fall time is the time taken for the voltage to fall from 90% to 10% of the supply voltage.

#### Netlist (To calculate $T_{rise}$ and $T_{fall}$ ):

```
.measure tran tpdr_c
+ TRIG v(c) VAL='SUPPLY/10' RISE=1
+ TARG v(c) VAL='9*SUPPLY/10' RISE=1
.measure tran tpdf_c
+ TRIG v(c) VAL='9*SUPPLY/10' FALL=1
+ TARG v(c) VAL='SUPPLY/10' FALL=1
.measure tran tpdr_d
+ TRIG v(d) VAL='SUPPLY/10' RISE=1
+ TARG v(d) VAL='9*SUPPLY/10' RISE=1
.measure tran tpdf_d
+ TRIG v(d) VAL='9*SUPPLY/10' FALL=1
+ TARG v(d) VAL='9*SUPPLY/10' FALL=1
```

We have cleverly used the '.measure' function to calculate the Trise and Tfall of the nodes C and D.

To calculate the rise time, we have calculated the time at which the input voltage is at 10% of the supply using TRIG, then calculated the time when the input voltage is 90% of the supply using TARG. Then  $T_{rise}$ =TRIG-TARG. Using similar approach we calculate  $T_{fall}$ . The same procedure is used for nodes C and D.

## Theory(To calculate $T_{pd}$ ):

Propagation delay- It is defined as the delay in time taken for the output to switch after changing the input. Mathematically, it is defined as the average of the high-low propagation delay and low-high propagation delay.

Tpdr(High-low pd): It is the time elapsed between the output reaching 50% from 0 after the input reaches 50% from Vdd.

Tpdf(Low-high pd): It is the time elapsed between the output reaching 50% from Vdd after the input reaches 50% from o.



# **Netlist** (To calculate T<sub>pd</sub>):

```
.measure tran Tpdr3
+ TRIG v(c) VAL='sUPPLY/2' FALL=1
+ TARG v(d) VAL='SUPPLY/2' RISE=1
.measure tran Tpdf3
+ TRIG v(c) VAL='SUPPLY/2' RISE=1
+ TARG v(d) VAL='SUPPLY/2' FALL=1
.measure tran tpd3 param='(Tpdr3+Tpdf3)/2' goal=0
.measure tran Tpdr4
+ TRIG v(d) VAL='SUPPLY/2' FALL=1
+ TARG v(e) VAL='SUPPLY/2' RISE=1
.measure tran Tpdf4
+ TRIG v(d) VAL='SUPPLY/2' RISE=1
+ TARG v(e) VAL='SUPPLY/2' FALL=1
.measure tran Tpdf4
+ TRIG v(d) VAL='SUPPLY/2' FALL=1
.measure tran Tpdf4
- TARG v(e) VAL='SUPPLY/2' FALL=1
.measure tran tpd4 param='(Tpdr4+Tpdf4)/2' goal=0
```

We use the '.measure' function to calculate the time.

The TRIG is used to start the time count when input is SUPPLY/2 (and is falling) and TARG is to end the time count when output is SUPPLY/2(and is rising) to calculate the Tpdr.

The TRIG is used to start the time count when input is SUPPLY/2 (and is rising) and TARG is to end the time count when output is SUPPLY/2(and is falling) to calculate the Tpdf.

## **Results(in terminal):**

```
Measurements for Transient Analysis
                  = 1.647124e-10 targ= 5.882254e-10 trig= 4.235131e-10
                  = 1.563435e-10 targ= 1.625228e-09 trig= 1.468884e-09
                  = 1.801530e-10 targ= 1.756253e-09 trig= 1.576100e-09
                  = 1.640233e-10 targ= 6.935144e-10 trig=
  d
                                                            5.294911e-10
                  = 1.092863e-10 targ= 1.644951e-09 trig= 1.535665e-09
tpdr3
tpdf3
                  = 1.068900e-10 targ= 5.979614e-10 trig= 4.910714e-10
                  = 1.08088e-10
tpd3
tpdr4
                  = 1.845303e-10 targ= 7.824916e-10 trig= 5.979614e-10
tpdf4
                  = 1.649269e-10 targ= 1.809878e-09 trig=
                                                            1.644951e-09
tpd4
                  = 1.74729e-10
```

Assume that only one transistor is on at a farticular time

Truse is the time taken by capacitor to charge from 0 to VoH

Note that P-Mosis in tireak region initially and changes to linear at VIL+IVEP =) dt = cdv.

Idsp

Laborating, we get | Kp Trise = 13.21

# ii) whos on PMOS off

Je Town taken for the capacitor to dicharge from VOO to VOL

Idsn = - Cd Po

Smitially NMosis in salunation. After Vo=Vi-Vin, it moves into linear region.

To dt -- - S dv.

= Ttall = STH-V+n dvo - Sol dvo

Tonsot VIH-V+n In linear - V<sub>IH-Vin</sub> dv<sub>0</sub> + S - dv<sub>0</sub> V<sub>IH-Vin</sub> dv<sub>0</sub> - v<sub>0</sub><sup>2</sup> )

=) | KnTfoll= 2 (VDD-VIH +Vtn) + 1 | In (2(VIH-VEN)-VOL) | (VIH-VEN) 2 | VOL

Substituting the values of the parameters, we go

km Tfall = 13.11

= | Kp Trise = Km Tfall Theoritically

#### **Results and comments:**

|                   | С        | D        |
|-------------------|----------|----------|
| $T_{rise}$        | 0.164 ns | 0.180 ns |
| $T_{\text{fall}}$ | 0.156 ns | 0.164ns  |

|           | I3       | I <sub>4</sub> |
|-----------|----------|----------------|
| $T_{pdr}$ | 0.1092NS | 0.1845ns       |
| $T_{pdf}$ | 0.1068ns | 0.1649ns       |
| $T_{pd}$  | 0.108ns  | 0.1747ns       |

Firstly,  $T_{rise}$  is greater than  $T_{fall}$ . This is because in my ngspice transistors, as mentioned in question3, Kn is slightly greater than Kp.

The  $T_{rise\ and}\ T_{fall}\ values\ at\ node\ D > node\ C$ . So they are not same.

#### Also, the **Tpd of I4> I3.**

We can easily justify why this is happening. Beyond a point, when we increase the W of a transistor, the size of the transistor becomes bigger. This means that the parasitic capacitances inside the transistor increases as W increases. I3 has lesser individual capacitance compared to that of I4. Also the load capacitance for I3 is lesser than that of I4(Because I3 has capacitance as I4+I5+CL whereas I4 has load capacitance I5+CL). This means that for I4, we have more charging/discharging time when compared with I3. This results in slower operation time i.e. more Tpd for I4 when compared with I3. We also know that the value of Trise and Tfall are closely related and are directly proportional to the Tpd and increase when Tpd increases. So based on the argument of capacitances mentioned above, we can say that the Trise and Tfall values at D are more when compared to the values at C.

## **Netlist** (To calculate I<sub>DD</sub> and I<sub>SS</sub>):

```
Vdd vdd gnd '<mark>SUPPLY</mark>'
VDS D1 gnd 1.8
VDS1 and S1 0
VGS in gnd pwl (0 0V 0.5ns 1.8V 1.1ns 1.8V 1.5ns 0V 10ns 0V)
M1 b in gnd gnd CMOSN W={width_N1} L={2*LAMBDA}
+ AS={5*width_N1*LAMBDA} PS={10*LAMBDA+2*width_N1} AD={5*width_N1*LAMBDA} PD={10*LAMBDA+2*width_N1}
M2 b in vdd vdd CMOSP W={width_P1} L={2*LAMBDA}
· AS={5*width P1*LAMBDA} PS={10*LAMBDA+2*width P1} AD={5*width P1*LAMBDA} PD={10*LAMBDA+2*width P1}
M3 c b gnd gnd CMOSN W={width_N2} L={2*LAMBDA}
· AS={5*width_N2*LAMBDA} PS={10*LAMBDA+2*width_N2} AD={5*width_N2*LAMBDA} PD={10*LAMBDA+2*width_N2}
M4 c b vdd vdd CMOSP W={width_P2} L={2*LAMBDA}
+ AS={5*width_P2*LAMBDA} PS={10*LAMBDA+2*width_P2} AD={5*width_P2*LAMBDA} PD={10*LAMBDA+2*width_P2}
M5 d c S1 gnd CMOSN W={width_N3} L={2*LAMBDA}
+ AS={5*width_N3*LAMBDA} PS={10*LAMBDA+2*width_N3} AD={5*width_N3*LAMBDA} PD={10*LAMBDA+2*width_N3}
M6 d c D1 vdd CMOSP W={width_P3} L={2*LAMBDA}
+ AS={5*width_P3*LAMBDA} PS={10*LAMBDA+2*width_P3} AD={5*width_P3*LAMBDA} PD={10*LAMBDA+2*width_P3}
M7 e d gnd gnd CMOSN W={width_N4} L={2*LAMBDA}
· AS={5*width_N4*LAMBDA} PS={10*LAMBDA+2*width_N4} AD={5*width_N4*LAMBDA} PD={10*LAMBDA+2*width_N4}
```

```
.control
run
let x= (-VDS#branch)
let y= (-VDS1#branch)
set curplottitle="suryasasanka_2019102036"
plot v(c) v(d)
plot x y
set hcopypscolor = 1 *White background
hardcopy q4dplot.eps x y
.endc
"question4.sp" 106L, 3033C
```

We make the highlighted change in the initial netlist and add few lines to print the values of  $I_{DD}$  and  $I_{SS}$ .

# Plot (I<sub>DD</sub> and I<sub>SS</sub>)



Red line-  $I_{\text{DD}}$ 

Blue line- I<sub>SS</sub>



Figure-5(Repeated for the sake of clarity)

Red line- Input voltage

Blue line- Ouput voltage

We know that CMOS inverter is used to make static logic gates. However, we have a dynamic region as well in the inverter.

When operate the inverter at HIGH or LOW, we find that one of the MOSFET is in the cutoff region. This means that one of the inverter is in OFF state. So no current flows through it. So both I<sub>DD</sub> and I<sub>SS</sub> equal to 0 in that case. During the transition states/dynamic region, we find that the current is non-zero.

Initially at t=0, the input gate voltage to I<sub>3</sub> is o. The pmos is ON and nmos is OFF. When the gate voltage transitions from o to 1, we notice a small negative value of gate voltage as shown in figure-5 just before changing to 1, so we notice that small current flows from drain(Vo) to Vdd which is I<sub>DD</sub>.

As the value of input starts increasing, the output starts decreasing from 1 to 0 with a delay. During that period, both the mosfets are on. Then the pmos becomes off. In between this process, the capacitor which is at the Vo discharges from 1 to 0 through the nmosfet causing a spike in the current Iss.

When the input at 1 is just about to transition to 0, we notice that the value becomes slightly more than Vdd. Here, we have a small value of current( $I_{SS}$ ) flowing from the source of nmos to the capacitor and charging it.

As the value of input starts decreasing, the value of output starts increasing from o to 1 with a delay, During that period, both the mosfets are on. Then the nmos becomes off. In between the process, we find that since the capacitor is at o volts and the source of the capacitor is at Vdd, current flows immediately from the pmos into the capacitor charging it. This current spike is the I<sub>DD</sub> shown in the figure.

Clearly, we notice that the huge positive current spikes are the currents corresponding to the charging and discharging of the capacitor through the mosfets.

# **Problem 5:**

Design a 31 stage ring oscillator (RO) using L =  $2\lambda$ , Wn =  $10\lambda$  and Wp =  $25\lambda$ , where  $\lambda = 0.09 \mu m$ .

#### **Circuit:**



We can place 31 CMOS inverters as shown above but this is not the optimal circuit. Here, we get a lot of capacitance because the gaps(metal wires) between the inverters are not equally spaced. So the ideal circuit would be to place 16 inverters in the top row and 15 inverters in the bottom row and join them with almost equal spacing wires to reduce the capacitance.

## Theory:

Frequency of oscillation(fRO)- It is 1/Time period.

Time period- It can be defined as the time elapsed between two rising edges at a particular node.

Time delay( $T_D$ )- It is the propagation delay i.e. the average of Tpdr and Tpdf as mentioned in question 4.

In one time period at a particular node, we have the input from 0 to 1 and then back to 0 from 1. This means that if we look at one particular input/output node of an inverter, we can find that the voltage needs to change from 0 to 1 which has propagation delay  $T_D$  and then again from 1 to 0 which has propagation delay  $T_D$ . So the total would be  $2^*T_D$ . We have 31 such nodes. So the total time period would be  $62^*T_D$ . So the frequency of oscillation would be  $fRO=1/62^*T_D$ .

# **Netlist(prelayout):**

```
.include TSMC 180nm.txt
 .param SUPPLY=1.8
.param LAMBDA=0.09u
 .param width_N=20*LAMBDA
.param width_P=2.5*width_N
 .global gnd vdd
VDS vdd gnd 'SUPPLY'
 .subckt inv y x vdd gnd
.param width_N=20*LAMBDA
 .param width_P=2.5*width_N
M1 y x gnd gnd CMOSN W={width_N} L={2*LAMBDA}
 +AS={5*width_N*LAMBDA} PS={10*LAMBDA+2*width_N} AD={5*width_N*LAMBDA} PD={10*LAMBDA+2*width_N}
M2 y x vdd vdd CMOSP W={width_P} L={2*LAMBDA} 
 +AS={5*width_P*LAMBDA} PS={10*LAMBDA+2*width_P} AD={5*width_P*LAMBDA} PD={10*LAMBDA+2*width_P} .ends inv
x1 inp2 inp1 vdd gnd inv
x2 inp3 inp2 vdd gnd inv
x3 inp4 inp3 vdd gnd inv
x4 inp5 inp4 vdd gnd inv
x5 inp6 inp5 vdd gnd inv
x6 inp7 inp6 vdd gnd inv
x7 inp8 inp7 vdd gnd inv
x8 inp9 inp8 vdd gnd inv
x9 inp10 inp9 vdd gnd inv
x10 inp11 inp10 vdd gnd inv
x11 inp12 inp11 vdd gnd inv
x12 inp13 inp12 vdd gnd inv
x13 inp14 inp13 vdd gnd inv
x14 inp15 inp14 vdd gnd inv
x15 inp16 inp15 vdd gnd inv
x16 inp17 inp16 vdd gnd inv
x17 inp18 inp17 vdd gnd inv
x18 inp19 inp18 vdd gnd inv
x19 inp20 inp19 vdd gnd inv
x20 inp21 inp20 vdd gnd inv
x21 inp22 inp21 vdd gnd inv
x22 inp23 inp22 vdd gnd inv
x23 inp24 inp23 vdd gnd inv
x24 inp25 inp24 vdd gnd inv
x25 inp26 inp25 vdd gnd inv
x26 inp27 inp26 vdd gnd inv
x27 inp28 inp27 vdd gnd inv
x28 inp29 inp28 vdd gnd inv
x29 inp30 inp29 vdd gnd inv
 k30 inp31 inp30 vdd gnd inv
x31 inp1 inp31 vdd gnd inv
```

In the netlist, we have used the subckt function and called it inv where we have defined a single CMOS inverter. We repeatedly call the inv to place the 31 inverters. We also plot two consecutive node voltages to check that the 31-stage oscillator works properly.

```
.tran 0.01n 50n
.ic v(inp1)=1.8
.measure tran tfreq
+ TRIG v(inp1) VAL='SUPPLY/2' RISE=1
+ TARG v(inp1) VAL='SUPPLY/2' RISE=2
.measure tran tpdr
+ TRIG v(inp1) VAL='SUPPLY/2' RISE=1
+ TARG v(inp2) VAL='SUPPLY/2' FALL=1
.measure tran tpdf
+ TRIG v(inp1) VAL='SUPPLY/2' FALL=1
+ TARG v(inp2) VAL='SUPPLY/2' RISE=1
.measure tran tpd param='(tpdr+tpdf)/2' goal=0
```

This part of the netlist helps us to calculate the value of the time period and the propagation delay. We again use the '.measure' function. For the time period, we start the TRIG in the first rising edge when the voltage is supply/2 at the node inp1 and use the TARG when we again get the value of voltage to be supply/2 in the second rising edge which gives us the Tfreq. The calculation of propagation delay is similar to that of the question4.

# Results and plots(pre-layout):



We have plotted two consecutive nodes just to check that our 31 stage ro is working.

```
Measurements for Transient Analysis

tfreq = 2.219297e-09 targ= 3.346007e-09 trig= 1.126709e-09
tpdr = 3.638918e-11 targ= 1.163098e-09 trig= 1.126709e-09
tpdf = 3.459494e-11 targ= 5.262380e-11 trig= 1.802886e-11
tpd = 3.54921e-11
```

Time period=2.219 ns

 $T_D=3.549*10^{-2} \text{ ns}$ 

fRO=1/timeperiod=1/(2.219n)

 $1/62*T_D=1/(2.2003n)$ .

So in the pre-layout setup,  $fRO=1/62*T_D$ 

# Magic layout



#### Parameters:

- Length of the MOSFET- (2 \* lambda). Can be found from width of polysilicon
- Width of P-MOSFET (25 \* lambda). Can be found from pdiffusion layer (14X25 lambda)
- Width of N-MOSFET (10 \* lambda). Can be found from ndiffusion layer (14X10 lambda)
- Drawing this layout is not very complicated. We just need to draw the layout of one inverter. Then we use the getcell command to get the inverter.
- Using the array<16><1> command, we get the 16 inverters in the top row where one output is connected.

- Then we again use the getcell command to get another inverter in the second row. We use the 'f' command to flip the circuit.
- Then we use the upside down command to see that the ground of the top row inverter and the ground which came to the top of the bottom row inverter are joined.
- Now we simply connect the top and the bottom rows by using metal to complete the circuit.

# **Netlist(Post-layout)**

The extracted netlist contains 371 parasitic capacitances. We also have the original 62 mosfets. So the total extracted netlist when changed is more than 500 lines. So we are not attaching the netlist. Click on the link below to view the post-layout modified code for the ringoscillator.

https://iiitaphyd-

my.sharepoint.com/:u:/g/personal/sri\_surya\_students\_iiit\_ac\_in/EXVKInNHv5tGkI10DMu7LhIB8DKu2103jHWvgAhycYCKMA?e=GPfcft

We have to carefully modify the code and be very careful about spacing and replacing the names of the capacitances because debugging an error becomes almost impossible due to the length of the netlist.

# Results and plots(pre-layout):



We have plotted two consecutive nodes just to check that our 31 stage ro is working.

```
Measurements for Transient Analysis

tfreq = 2.368975e-09 targ= 3.573057e-09 trig= 1.204082e-09
tpdr = 3.883127e-11 targ= 1.242913e-09 trig= 1.204082e-09
tpdf = 3.778675e-11 targ= 5.807174e-11 trig= 2.028499e-11
tpd = 3.83090e-11
```

```
Time period=2.368 ns T_D=3.8309*10^{-2} \text{ ns} fRO=1/timeperiod=1/(2.368n) 1/62*T_D=1/(2.3751 \text{ n}). So in the pre-layout setup, fRO=1/62*T_D
```

# Pre-layout and post-layout

|             | Time period | $T_D$           | fRO         | 1/62* T <sub>D</sub> |
|-------------|-------------|-----------------|-------------|----------------------|
| Pre-layout  | 2.219 ns    | 3.549*10^-2 ns  | 450.653 MHz | 454.48MHz            |
| Post-layout | 2.368 ns    | 3.8309*10^-2 ns | 422.29 MHZ  | 421.03MHz            |

We have noticed that the propagation delay and time period are more in the case of post-layout when compared to pre-layout. This is because in the extracted post-layout netlist, we have 371 parasitic capacitances which were not included by us in the pre-layout simulation. Since the value of capacitances is high, the time taken to charge the capacitances increases and thus it increases the value of the time delay and the time period as well.

We can conclude from the obtained values that we have implemented the circuit very optimally because we got the time delay and time period deviation from the pre-layout values to be very less(~7.5%).