# Saurabh Shrikant Labde

2510 Avent Ferry Road, Apt 205, Raleigh, NC - 27606

□+1 (984)-218-6364 | Sslabde@ncsu.edu | 🕯 www.saurabhlabde.com | 🖸 saurabhlabde29 | 🛅 saurabhlabde

## **Education**

### **North Carolina State University**

Raleigh, NC

M.S. IN ELECTRICAL AND COMPUTER ENGINEERING

Aug. 2017 - Expected May. 2019

• Relevant Courses: Microprocessor Architecture, Architecture of Parallel Computers, Data Parallel Processor Architecture, ASIC and FPGA Design(Verilog), ASIC Verification(System Verilog), Advanced Verification with UVM, Operating Systems, Compiler Design

**University Of Mumbai** Mumbai, India

B.E. IN ELECTRONICS AND TELECOMMUNICATIONS ENGINEERING

Aug. 2013 - May. 2017

• Relevant Courses: Digital Electronics, VLSI Design, Neural Networks, Analog Electronics, Microprocessors and Microcontrollers

Skills

Languages C, C++, Verilog, System Verilog, Python, Ruby, Perl, Assembly (x86, MIPS, ARM), Shell, CUDA, Java

Tools ModelSim, QuestaSim, Veloce Emulator, Synopsys Design Vision, MATLAB, Xilinx ISE, Git, Make Utility, GDB, Valgrind, LLDB

Linux, Unix(MAC OS), Windows, XINU-OS, GPGPU-sim, SNIPER-sim, GEM5-sim **Platforms** 

Logic Design, RTL Design, Synthesis, Clock Domain Crossing, Static Timing Analysis, FSM, Low Power Design Design

UVM Framework, Functional Verification, Assertions, Coverage, Constrained Random testing, Test Bench Design, Emulation Verification

CPU/GPU Multilevel Cache, Branch Prediction, Superscalar processors, Vector processors, GPGPU, SIMD, VLIW, Cache Coherence

## **Projects**.

**Verification** (Tools: ModelSim, QuestaSim, Veloce Emulator. Languages: System Verilog, Python Scripting)

# Emulation Compatible Chip Level Verification Environment for LC3 Microcontroller using UVM Framework

 Constructed a hierarchical, re-usable and emulation compatible chip-level verification environment for LC3 Micro-controller using UVM class libraries which includes environments, subenvs, agents, drivers, monitors and BFM's, predictors and scoreboards.

Designed a detailed test plan and achieved 100% coverage through constrained random testing, assertions and directed test cases.

### UVM based Block Level Verification IP for AMBA-APB bus Protocol

Aug. 2018

Dec. 2018

- Designed and Implemented a hierarchical and re-usable verification environment for APB protocol using UVM class libraries
- The package includes APB bridge master and APB slave agents, drivers, monitors, environment, sequences and sequencers.

## Functional Verification of 5-stage Pipelined LC3 Micro-controller

April. 2018

Designed a layered test bench and a cycle accurate behavioral model to verify the data and control path of LC3 micro-controller with a comprehensive instruction set. Full functional coverage was achieved using Constrained random testing and assertions.

RTL Design (Tools: ModelSim, Synopsys Design Vision. Languages: Verilog)

## Hardware accelerator for simplified convolutional neural network

Nov. 2017

- Designed a synthesizable ASIC implementing the two staged convolutional neural network arithmetic on inputs read from SRAM.
- The design was verified for functional correctness and synthesized to achieve minimum area and clock period.

## Synthesizable ASIC for SHA-256 Cryptographic Hash Algorithm

Jan. 2019

• Implemented the SHA-256 hash algorithm using Verilog HDL . Synthesized the RTL to gate level using Synopsys design vision and ensured the setup and hold time constraints are met. Leveraged a pipelined architecture to optimize the design for performance.

Architectural Simulators and Operating Systems (Languages: C, C++. Platforms: GPGPU-Sim, Trace Driven Simulators.)

## Phase Aware Warp Schedulling (PAWS) in GPGPU

Extended GPGPU-sim (C++) to include Phase Aware Warp schedulling policy which performs closer to the best of GTO and RR policies. Benchmarked with CUDA SDK, Rodnia and Parboil kernels and achieved an 8% improvement in the IPC.

#### Dynamic Instruction Schedulling in an OOO Superscalar Processor

Nov. 2017

• Implemented a trace driven simulator (C) for an out-of-order superscalar processor based on Tomasulo's algorithm that fetches, dispatches, issues and executes N instructions per cycle. The simulator successfully handled RAW, WAW and WAR hazards.

#### **Multi-level Cache Hierarchy Simulator**

- Modelled a trace driven, highly parameterized two-level cache hierarchy simulator (C++) with a support for L1 victim cache.
- Implemented LRU, LFU cache replacement policies along with write through not allocate and write back allocate write policies.

## **Dynamic Branch Predictor Simulator**

Oct. 2017

Developed a simulator (C++) to model bimodal, gshare and hybrid branch predictors with Branch Target Buffer (BTB).

#### **Bus Based and Directory Based Cache Coherence Protocol Simulator**

Oct. 2017

• Implemented bus based (MSI, MOSI, MOESI) and directory based (MESI) cache coherence protocols in a multicore system with multiple directory formats.

## Virtual Memory Management System in Xinu Operating System

Dec. 2018

• Extended the x86 based Xinu OS to support a virtual memory system with demand paging and lazy allocation optimizations.

## Work Experience \_

## **ARPERS Research Group - NC State University**

Raleigh, NC

RESEARCH STUDENT

Jun. 2017 - Aug. 2018

- Ported a set of persistent memory microbenchmarks to work with SNIPER multicore simulator using simulator hooks.
- Created Python scripts to automate the compilation and generation of CPI and power visualizations.

**JANUARY 13, 2019** SAURABH LABDE · RÉSUMÉ