# CSC/ECE 506: Architecture of Parallel Computers Program 2: Bus-Based Cache Coherence Protocols Due: Wednesday, October 25, 2017

# 1. Overall Problem Description

In this project, you will add new features to a trace-driven cache-coherence simulator. The purpose of this project is to give you an idea of how parallel architectures handle coherence, and how to interpret performance data. You will be given a C++ cache simulator implementing the MSI protocol, and you need to extend that simulator to implement the MOSI and MOESI protocols. Your project should build on a Linux machine. The most challenging part of this machine problem is to understand how caches and coherence protocols are implemented. Once you understand this, the rest of the assignment should be straightforward.

## 2. Simulator

## How to build the simulator

You are provided with a working C++ program for a cache implementing the MSI protocol. There is an abstract base class, cache.cc, and a derived MSI.cc, which actually implements the cache-coherence protocol. The Cache class implements what is common to each class, and the MSI class implements functionality that is unique to the MSI protocol. You should derive other classes to implement each new protocol. The following methods differ from protocol to protocol:

- void PrRd(ulong addr, int processor\_number)
- void PrWr(ulong addr, int processor\_number)
- void BusRd(ulong addr)
- void BusRdX(ulong addr)
- void BusUpgr(ulong addr)
- boolean writeback\_needed(cache state state)

The Bus\* methods take care of snooping a bus operation in *a single* cache; for methods that apply these bus operation to all caches, see the methods sendBusRd and sendBusRdX, described below.

The PrRd, PrWr, BusRd, and BusRdX methods are different for each protocol, because each protocol handles processor and bus actions differently. Of course, for some protocols, you may also need to implement additional bus operations, such as BusUpgr. The writeback\_needed method is different for each protocol, because when a line is ejected from the cache, it has to be written back if it has been modified, and the states that represent modified lines differ from protocol to protocol.

You are provided with a basic main function (in main.cc) that reads an input trace and passes the memory transactions down through the memory hierarchy (in our case, there is only one level of cache in the hierarchy). You need to make a couple of changes to this file.

- It needs to read in a parameter representing the protocol, and instantiate the appropriate kind of cache.
- It also handles bus operations, applying them to each of the caches.
- main.cc has methods sendBusRd and sendBusRdX that take care of applying BusRd and BusRdX to each
  of the caches. Thus, when PrRd or PrWr needs to send a BusRd or BusRdX out on the bus, it just invokes
  sendBusRd or sendBusRdX.
- There is a function c2c\_suppliers(), which will be used to determine whether the requested cache block comes from main memory or the cache of another processor. The function body provides comments describing required changes and the usage of each function

You may choose not to use the given basic cache and to start from scratch (i.e., you can implement everything required for this project on your own), provided your simulator also uses inheritance to implement the different cache protocols. However, your results should match the posted validation runs exactly.

In this project, you need to maintain coherence across the one-level cache. For simplicity, assume that each processor has a single private L1 cache connected to the main memory directly through a shared bus, as shown in Figure 1.



Figure 1. A homogenous SMP system consisting of four processors, each connected to a private L1 cache. All caches are connected to the main memory through a shared bus.

*Note*: The given simulator's write policy is write-back, write-allocate (WBWA) and it implements the LRU replacement policy. So in case you are planning to create or use your own simulator, please keep these policies in mind.

## Requirements

For this programming assignment, you should implement the MOSI protocol and the MOESI protocol and match the validation runs given to you exactly. The output will consist of statistics listed below.

Your simulator should accept multiple arguments that specify different attributes of the multiprocessor system. One of these attributes is the coherence protocol that is being used. In other words, your simulator should be able to generate one binary that works with all coherence protocols. The input arguments are described in more detail in the following section.

# 3. Getting Started

You have been provided with a makefile. If you need to modify it, please feel free to do so but don't change the targets and their intent. Your simulator should compile using a single make command.

After making successfully, it should print out the following:



Compilation Done ---> nothing else to make :)

An executable called simulate\_cache will be created. In order to run your simulator, you need to execute the following command:

simulate\_cache (project\_name) (cache\_size) (assoc) (block\_size) (num\_processors) (protocol)
(trace\_file)

#### where-

- project\_name: This code will be the same for Project 3 and 4. For Program 3, you should give this parameter the value smp, and for Program 4, you should use dsm.
- cache\_size: Size of each cache in the system (all caches are of the same size)
- assoc: Associativity of each cache (all caches are of the same associativity)
- block\_size: Block size of each cache line (all caches are of the same block size)
- num processors: Number of processors in the system (represents how many caches should be instantiated)
- protocol: Coherence protocol to be used. The different types are listed below.
  - 0: MSI
  - 1: MOSI
  - 2: MOESI
- trace\_file: The input file that has the multithreaded workload trace. The trace file to use are
  - canneal.04t.longTrace and
  - canneal.04t.debug

Each trace file has a sequence of cache transactions; each transaction consists of three elements:

```
(processor(0-3)) (operation (r,w) ) (address (8 hex chars) )
```

For example, if you read the line 3 w 0xabcd from the trace file, that means processor 3 is writing to the address 0xabcd to its local cache. You need to propagate this request down to cache 3, and cache 3 should take care of that request (maintaining coherence at the same time). Please make sure that your program will run on remote.eos.ncsu.edu.

To help you debug your code, we have provided a reference executable called simulate\_cache\_ref. You can run it using the command above, substituting simulate\_cache\_ref for simulate\_cache. You should check that the output of both of the runs is the same.

We've also provided a shell script that will run both simulators, yours and the reference simulator:

```
sh module.sh (project_name) (cache_size) (assoc) (block_size) (num_processors) (protocol)
(trace_file) (number_of_references)
```

## where-

- module.sh: Script that will run your code as well as the reference code
- number\_of\_references: Setting this parameter to k runs both the reference simulator as well as your code on the first k references from the trace file. For example, setting number\_of\_references to 10000 runs the simulator(s) on the first 10000 references in the trace file. If your output is diverging from the correct output, you can use this tool to pinpoint the exact instruction where the first discrepancy occurs.
- Once you run the module.sh command, the output will be stored in two files, results.txt and ref\_result.txt.

The diff between these two output files will be stored in the file difference.txt. Your output should match the given validation runs in terms of given results and format.

Ensure that you test for all the corner cases and permutations of cache size, associativity etc. You are given an executable file (simulate\_cache\_ref) rather than validations to help test that none of the corner cases are missed.

# 4. Report

For this problem, you will experiment with various cache configurations and measure the cache performance of number of processors. The cache configurations that you should try are:

- Cache size: vary from 32KB, 64KB, 128KB, 256KB, 512KB, while keeping the cache block size at 64B.
- Cache associativity: keep it constant at 8-way
- Cache-block size: vary from 64B, 128B, and 256B, while keeping the cache size at 1MB.
- Protocol: MSI, MOSI and MOESI.

Do all the above experiments for each protocol. For each simulation, run and collect the following statistics for each cache:

- 1. Number of read transactions the cache has received.
- 2. Number of read misses the cache has suffered.
- 3. Number of write transactions the cache has received.
- 4. Number of write misses the cache has suffered.
- 5. The total miss rate of the cache
- 6. Number of dirty cache blocks written back to the main memory.
- 7. Total number of Invalid-to-Exclusive transitions for the applicable protocol
- 8. Total number of Invalid-to-Shared transitions for the applicable protocol
- 9. Total number of Modified-to-Shared transitions for the applicable protocol
- 10. Total number of Exclusive-to-Shared transitions for the applicable protocol
- 11. Total number of Shared-to-Modified transitions for the applicable protocol
- 12. Total number of Invalid-to-Modified transitions for the applicable protocol
- 13. Total number of Exclusive-to-Modified transitions for the applicable protocol
- 14. Total number of Owned-to-Modified transitions for the applicable protocol
- 15. Total number of Modified-to-Owned transitions for the applicable protocol
- 16. Number of transactions of the cache with the memory. This includes the total number of times a read and write is performed from the memory. Writebacks count as writes. BusRds where there is no Flush or FlushOpt count as reads.
- 17. Number of cache-to-cache transfers from the requestor cache perspective (i.e., how many lines this cache has received from other peer caches)
- 18. Number of interventions (To avoid confusion, we are counting interventions as Modified-to-Owned state transition only.)
- 19. Number of invalidations (for a bus action, every-time a cache block's state transitions to Invalid).
- 20. Number of Flushes (only compulsory flushes, not FlushOpt).
- 21. Number of BusRds that have been issued.
- 22. Number of BusRdXs that have been issued.
- 23. Number of BusUpgrs that have been issued.

(*Note:* Values 7 to 15 are tracked to enable easy debugging; a mismatch for these will not incur a penalty but if these are wrong, you can be sure that some other metric will mismatch.)

For the bus operations, you should count the number that have been issued on the bus. Do not count one bus transaction for each cache that each operation is applied to. In other words, if there are four processors and P1 issues a BusRd, this counts as only one bus operation, not four. Overall, the report should

- Present the statistics in tabular format as well as figures in your report (for stats 1–6, 21, 22, and 23)
- Discuss trends with respect to change in the configuration of the system as well as across the protocol.
- Discuss the various aspects of the coherence protocols. You can discuss the bus traffic, number of memory transactions, and complexity of the protocols.

# 5. Grading

- 20%: Your code compiles successfully
- 60%: Your output matches exactly for runs on all three caches that you are implementing (points will be equally distributed).
- 20%: Report. Credit will be given on the statistics shown and discussion presented.

## 6. Submission

Create a compressed folder named project2.zip containing the files—

- code files main.cc, cache.cc, msi.cc, mosi.cc, moesi.cc and their associated header files. (Do not include any object files)
- the Makefile that is provided
- A prose report on your results, including all the statistics as mentioned in Section 4 and named report.pdf.

To create the zip file, sue the command zip project2 \*.cc \*.h Makefile report.pdf.

Any deviation from the format mentioned for the files and zip folder will result in deduction of 5 points.

# 7. Suggestions

- 1. Read the main, Cache, and MSI classes carefully, and understand how a single cache works.
- 2. Most of the code given to you is well encapsulated, so you do not have to modify most of the existing functions. You may need to add more functions as deemed necessary.
- 3. You might create an array of caches, based on the number of processors used in the system.
- 4. In cache, h, you might need to define new functions, counters, or any protocol-specific states and variables.
- 5. Start early and post your questions on Piazza.