# EEL 6764 Principles of Computer Architecture Data-Level Parallelism in Vector, SIMD and GPU Architectures

Dr Hao Zheng
Dept of Comp Sci & Eng
U of South Florida

## Flynn's Classification

|                          | Single Data | Multiple Data |
|--------------------------|-------------|---------------|
| Single<br>Instruction    | SISD        | SIMD          |
| Multiple<br>Instructions | Not Exists  | MIMD          |

#### **Data Parallelism**

- → Concurrency arises from performing the same operations on different pieces of data
  - → Single instruction multiple data (SIMD)
  - → E.g., dot product of two vectors
- Contrast with data flow
  - → Concurrency arises from executing different operations in parallel (in a data driven manner)
- Contrast with thread ("control") parallelism
  - Concurrency arises from executing different threads of control in parallel

#### Introduction

- SIMD architectures can exploit significant data-level parallelism for:
  - matrix-oriented scientific computing
  - media-oriented image and sound processing
- SIMD is more energy efficient than MIMD
  - > Fetch one instruction for many data operation
  - → Makes SIMD attractive for personal mobile devices
- SIMD allows programmer to continue to think sequentially

→ Unlike MIMD

## **SIMD Processing**

- Single instruction operates on multiple data elements
  - → In time PEs are pipelined
  - → In space Multiples PEs
- → Time-Space Duality
  - → Array processor instruction operates on multiple data at the same time, needs duplicates of PEs
  - → Vector processor instruction operates on multiple data in consecutive time steps, PEs needs to be pipelined

### **Vector Architecture**

- → A vector is a one-dimensional array of numbers
  - → Many scientific/commercial applications use vector
- An instruction operates on vectors, instead of scalar values
  - → Each instruction generates a lot of work
- → Basic idea:
  - → Read vectors of data elements into vector registers
  - Vector FUs operate on those registers in a pipelined manner one element at a time

Disperse the results back into memory

#### **Vector Architecture**

- FUs are deeply pipelined
  - → No intra-vector dependence no HW interlocking within a vector
  - → No control-flow within a vector
- → Registers are controlled by compiler
  - → Used to hide memory latency
  - Leverage memory bandwidth
- Deliver high performance without energy/design complexity of out-of-order superscalar processor
  - → Increase performance of in-order simple scalar

### **RISC-V Vector Architecture**

- → Each register holds a 64-element, 64 bits/element vector
- Register file has 16 read ports and 8 write ports
- Other special purpose registers, i.e VLR/MVL.





#### **Vector Functional Units**

- Use deep pipeline to execute elements at fast speed
- → No intra-vector dependence leads to simple pipeline control



V3 <- v1 \* v2

### **RISC-V Vector Architecture**



## **RISC-V Vector Architecture**



- → 32 GP registers
- → 32 FP registers

#### **RISC-V Vector Instructions**

- > vadd: add two vectors
- → vld/vst: vector load and vector store from address
- $\rightarrow$  Example: DAXPY Y = a \* X + Y ; vector length = 64

```
vsetdcfg 4*FP64
                    # Enable 4 DP FP vregs
fld
      f0, a
                    # Load scalar a
vld v0, x5
                    # Load vector X
vmul v1, v0, f0
                    # Vector-scalar mult
vld v2, x6
                    # Load vector Y
vadd v3, v1, v2
                    # Vector-vector add
                    # Store the sum
vst
      v3, x6
vdisable
                    # Disable vector regs
```

Requires 6 instructions vs. almost 600 for MIPS

#### **VMIPS Vector Instructions**

➤ Example: DAXPY – Y = a \* X + Y

```
fld
            f0, a
                           # Load scalar a
      addi x28, x5, 256 # Last address to load
Loop: fld f1,0(x5)
                           # Load X[i]
      fmul.d f1, f1, f0 \# a \times X[i]
      fld
            f2, 0(x6) # Load Y[i]
      fadd.d f2, f2, f1
                           \# a \times X[i] + Y[i]
      fsd f2, 0(x6)
                           # Store into Y[i]
      addi x5, x5, 8
                           # Increment index to X
      addi x6, x6, 8
                          # Increment index to Y
             x28, x5, Loop # Check if done
      bne
```

Almost 600 MIPS instructions

## **Vector Chaining** — Handling D-Dependence

- Vector version of forwarding
- → Next vector operation starts when the result from previous operation on the 1<sup>st</sup> element is finished.



## **Vector Chaining**

→ Without chaining



→ With Chaining



## **Multiple Lanes**

- → How can a vector processor execute a single vector faster than one element in a clock cycle?
- → Lane: one copy of FU + a portion of vector register file

## **Multiple Lanes**

→ Goal: Execute >1 element per cycle.

- → Use multiple FUs to improve performance of a single vector add operation C = A + B
- Elements are interleaved across FUs
- Increase performance to 4
   elements per cycle from 1
   per cycle





## **Multiple Lanes**



Both applications and HW architecture must support long vectors to take advantage of the higher processing power of multiple lanes

Increase performance with the *same* power – by reducing clock rate by half, and doubling lanes

- → Element n of vector register A is "hardwired" to element n of vector register B
- Each lane handles a portion of vector registers

## **Vector Length Register (VLR)**

- What if vector length is different from the length of vector registers? Or
- → The length is known only at runtime?

Known only at runtime for (i=0; i < n; i = i + 1) Y[i] = a \* X[i] + Y[i] VLR controls the length of every vector operation

Set by setvl

→ What if n is not know at compile time, but may be larger than the maximal vector length (MVL)?

## **Strip Mining**

```
for (i=0; i < n; i = i + 1)
Y[i] = a * X[i] + Y[i]
```

```
\label{eq:low} \begin{array}{lll} \text{low} = 0; \\ \text{VL} = (\text{n \% MVL}); & /\text{*find odd-size piece using modulo op \% */} \\ \text{for } (\text{j} = 0; \text{j} <= (\text{n/MVL}); \text{j=j+1}) \left\{ & /\text{*outer loop*/} \\ & \text{for } (\text{i} = \text{low}; \text{i} < (\text{low+VL}); \text{i=i+1}) & /\text{*runs for length VL*/} \\ & & Y[\text{i}] = \text{a * X[i] + Y[i]}; & /\text{*main operation*/} \\ & \text{low} = \text{low} + \text{VL}; & /\text{*start of next vector*/} \\ & \text{VL} = \text{MVL}; & /\text{*reset the length to maximum vector length*/} \\ \end{array}
```



## **Predicate Register**

for 
$$(i = 0; i < 64; i=i+1)$$
  
if  $(X[i] != 0)$   
 $X[i] = X[i] - Y[i];$ 

IF statement introduces control dependence, reduces the level of parallelism

```
vsetdcfg 2*FP64 # Enable 2 64b FP vector regs
                  # Enable 1 predicate register
vsetpcfgi 1
vld v0,x5
                  # Load vector X into v0
vld v1,x6
                  # Load vector Y into v1
fmv.d.x f0,x0
                  # Put (FP) zero into f0
vpne p0,v0,f0
                  # Set p0(i) to 1 if v0(i)!=f0
vsub v0,v0,v1
                  # Subtract under vector mask
                  # Store the result in X
vst v0,x5
vdisable
                  # Disable vector registers
                  # Disable predicate registers
vpdisable
```

## **Predicate Register**

#### Simple Implementation

 execute all N operations, turn off result writeback according to mask

#### **Density-Time Implementation**

 scan mask vector and only execute elements with non-zero masks



## **Memory Banks**

- Memory system must be designed to support high bandwidth for vector loads and stores
- Spread accesses across multiple banks
  - Control bank addresses independently
  - → Load or store non sequential words
  - → Support multiple vector processors sharing the same memory



4.2 Vector Architecture

24

## **Memory Banks – Example**

Question: A vector machine has 32 processors, each can generate 4 loads and 2 stores per cycle. SRAM cycle time is 7 cycles. What is the minimum number of memory banks needed to allow all processors to run at full bandwidth?

Answer: the max number of memory references per cycle is 32\*6 = 192.

The min number of memory banks is 192\*7 = 1344.

## **Vector Stride – Handling Multi-D Arrays**

```
for (i = 0; i < 100; i=i+1)
  for (j = 0; j < 100; j=j+1) {
    A[i][j] = 0.0;
    for (k = 0; k < 100; k=k+1)
        A[i][j] = A[i][j] + B[i][k] * D[k][j];
}</pre>
```

→ Assume all A, B, D are 100x100 matrices

→ How are matrices stored in memory?

## **Memory Layout of Matrices**

#### → Consider M[i][j]

Row-major

| M[0][0]         |
|-----------------|
| M[0][1]         |
|                 |
| M[0][j-1]       |
| <b>M</b> [1][0] |
|                 |
| M[1][j-1]       |
| M[2][0]         |
| •••             |
| M[2][j-1]       |
| •••             |

Column-major

| M[0][0]   |
|-----------|
| M[1][0]   |
|           |
| M[i-1][0] |
| M[0][1]   |
| •••       |
| M[i-1][1] |
| M[0][2]   |
| •••       |
| M[i-1][2] |
| •••       |

#### **Vector Stride**

```
for (i = 0; i < 100; i=i+1)
  for (j = 0; j < 100; j=j+1) {
    A[i][j] = 0.0;
    for (k = 0; k < 100; k=k+1)
        A[i][j] = A[i][j] + B[i][k] * D[k][j];
}</pre>
```

- → Assume all A, B, D are 100x100 matrices
- → Stride = distance that separate elements in a array to be gathered into a single register.
- → For D, in row-major layout, the stride is 100 double words, or 800 bytes

#### **Vector Stride**

- → Vector base address and stride are stored in GP registers
  - → Use vlds/vsts for memory access with strides
- Memory bank conflicts due to Mem access with stride
  - → Stall memory accesses

Question: 8 Mem banks, with busy time of 6 cycles for each bank. Mem latency is 12 cycles. Time to access 64 data with stride of 1 and 32?

Answer: When stride = 1, access time = 12 + 64 = 76 cycles. When stride = 32, access time = 12 + 1 + 6\*63 = 391 cycles

#### **Gather and Scatter**

→ Sparse matrices are arrays where most elements are 0



Sparse matrices are stored in a compact format, and accessed indirectly.

- → A and C have the same number of non-zero elements
  - → Index vectors are K and M are the same size.

#### **Gather and Scatter**

- → Access sparse matrices using index vectors.
- → Gather load takes an index vector and fetches vector elements whose addresses are base + offset
  - → Offsets are stored in the index vector
- → Scatter store values in vector registers to Mem addresses computed as above.
- → Allows sparse matrix operations to run in vector mode

# **Graphics Processing Units**

## **CUDA Architecture**



## **Stream Multiprocessor**



Fermi Streaming Multiprocessor (SM)

### **Thread Execution**



## **Thread Execution**



#### **Fermi Memory Hierarchy**



# **Programming Model**



# Programming Model

- → GPU executes grids of threads
- A stream multiprocessor executes one or more thread blocks
- → A CUDA core executes threads



#### **Vector vs GPU**



#### Vector vs GPU

- → Vector:
  - → no multithreading
  - → hide mem latency by deep pipelining

- → GPU:
  - → stream multiprocessors --> multithreading
  - → hide mem latency by multithreading

#### **CPU vs GPU**

- → CPU: low latency, low throughput
  - → Cache, out-of-order execution, speculation, ...
- → GPU: high latency, high throughput



#### **CPU vs GPU - Parallelism**

- → CPU: task/instruction parallelism
  - Multiple tasks map to multiple threads
  - tasks run different instructions
  - → 10s of relatively heavyweight threads run on 1-s of cores
  - each thread managed and scheduled explicitly
  - each thread individually programmed

- → GPU: data parallelism
  - → SIMD execution model
  - same instruction operates on different data
  - → 10,000s of lightweight threads on 100s of cores
  - threads managed and scheduled by hardware
  - programming done for batches of threads (program on vectors of data)

# **Backup**

#### **Vector Instruction Parallelism**

Can overlap execution of multiple instructions

$$A[i] = B[i] * C[i]$$



# **Vector Chaining**

- Vector version of register bypassing
  - → First appeared in Cray-1



# **Vector Chaining**

→ Without chaining, an dependent instruction must wait for the results from a previous instruction to be written into register



With chaining, an dependent instruction can start as soon as results from a previous instruction become available



### **Loop Vectorization**

