# Design CMOS Power Amplifiers for Enhanced Gain and Bandwidth Using 90nm CMOS Technology.



By

**MD. Sayedul** ID: 1702079

Jakaria Khan Sakib ID: 1702092

A thesis submitted in partial fulfilment of the requirements for the degree of BACHELOR of SCIENCE in Electrical & Electronic Engineering

Department of Electrical & Electronic Engineering
CHITTAGONG UNIVERSITY OF ENGINEERING & TECHNOLOGY

June, 2023

#### **Declaration**

I hereby declare that the work contained in this Thesis has not been previously submitted to meet requirements for an award at this or any other higher education institution. To the best of my knowledge and belief, the Thesis contains no material previously published or written by another person except where due reference is cited. Furthermore, the Thesis complies with PLAGIARISM and ACADEMIC INTEGRITY regulation of CUET. The similarity index of this thesis paper is 24%.

MD Sayedul

ID: 1702079

Department of Electrical & Electronic Engineering Chittagong University of Engineering & Technology (CUET)

Jakaria Khan Sakib

ID: 1702092

Department of Electrical & Electronic Engineering Chittagong University of Engineering & Technology (CUET)

# **Dedication**

To my loving parents, who have been my constant source of support, encouragement, and inspiration.

## Approval by the Supervisor

This is to certify that Md Sayedul & Jakaria Khan Sakib has carried out this research work under my supervision, and that they have fulfilled the relevant Academic Ordinance of the Chittagong University of Engineering & Technology, so that they are qualified to submit the following Thesis in the application for the degree of BACH-ELOR of SCIENCE in Electrical & Electronic Engineering. Furthermore, the Thesis complies with the PLAGIARISM and ACADEMIC INTEGRITY regulation of CUET.

Jitu Prakash Dhar

Assistant Professor

Department of Electrical & Electronic Engineering

Chittagong University of Engineering & Technology (CUET)

### Acknowledgement

First and foremost, we would like to express our gratitude to the Supreme Being, without whose blessings this thesis would not have been possible. Furthermore, we would also like to acknowledge the invaluable guidance and support provided by our supervisor, Assistant Professor Jitu Prakash Dhar, from the Department of Electrical and Electronic Engineering (EEE) at CUET.

We are also grateful to Dr. Nusrat Jahan, an associate professor from the Department of Electrical and Electronic Engineering (EEE) at CUET, who has provided us with her expertise and assistance throughout the project. We also extend our heartfelt appreciation to each and every individual who has contributed to the completion of this thesis. Lastly, we would like to express our gratitude to the Department of Electrical and Electronic Engineering at CUET, Chittagong-4349, Bangladesh, for providing us with the necessary resources and facilities to undertake this research.

#### **Abstract**

A two stage CMOS 180 nm wideband (25 GHz-35 GHz) power amplifier (PA) with superimposed staggered tuning technique has been introduced in this paper. To improve the value of reflection co-efficient, gain and bandwidth, we have implemented two stage CMOS technology rather using single stage. An input matching network and interstage matching network were designed using ADS (Advanced Design System) to improve impedance matching. The proposed PA network achieves better input matching with  $S_{11}$  values of  $-16.38 \, dB$  at  $27.12 \, GHz$  and  $-10.22 \, dB$  at  $32.33 \, GHz$ . The maximum value of power gain at 26.41 GHz is 27.55 dB. The average gain across the frequency range of 25 GHz to 35 GHz is 21.78 dB. At the matching frequencies of 27.12 GHz and 32.33 GHz, the gain values are 25 dB and 18.96 dB, respectively. The designed PA exhibits output return loss of less than −5 dB. The P1dB of the proposed PA is (-8.14 dBm, 15.86 dBm). Below this compression point value nonlinear behaviour, distortion and harmonics can be avoided. The proposed PA  $P_{sat}$  value is (12dBm, 18.79dBm), which represents the maximum power level that the amplifier can handle without distortion. The value of fractional bandwidth in this proposed PA is 20.1%.

# **Contents**

| A  | Abstract v List of Figures viii |        |                                        |      |
|----|---------------------------------|--------|----------------------------------------|------|
| Li |                                 |        |                                        |      |
| Li | st of                           | Tables |                                        | xi   |
| 1  | INT                             | RODU   | JCTION                                 | 1    |
|    | 1.1                             | Backg  | ground                                 | . 1  |
|    | 1.2                             | Thesis | s Objectives                           | . 3  |
|    | 1.3                             | Conte  | ext                                    | . 3  |
|    | 1.4                             | Signif | icance & Scope                         | . 4  |
|    |                                 | 1.4.1  | Significance                           | . 4  |
|    |                                 | 1.4.2  | Gap in the Literature                  | . 4  |
|    |                                 | 1.4.3  | Scope & Delimitations                  | . 5  |
|    | 1.5                             | Classi | ifications of PA                       | . 5  |
|    |                                 | 1.5.1  | Class-A, AB, B, and C Power Amplifiers | . 5  |
|    |                                 | 1.5.2  | Class-D Power Amplifiers               | . 6  |
|    |                                 | 1.5.3  | Class-E Power Amplifier                | . 7  |
|    |                                 | 1.5.4  | Class-F Power Amplifier                | . 8  |
|    | 1.6                             | Perfor | rmance Parameter                       | . 8  |
|    |                                 | 1.6.1  | Output Power                           | . 9  |
|    |                                 | 1.6.2  | Power Consumption                      | . 9  |
|    |                                 | 1.6.3  | Power Gain                             | . 10 |
|    |                                 | 1.6.4  | Efficiency                             | . 10 |
|    |                                 | 1.6.5  | Linearity                              | . 10 |
|    | 1.7                             | Thesis | s Outline                              | . 11 |
| 2  | LIT                             | ERATU  | JRE REVIEW                             | 12   |
|    | 2.1                             | Overv  | view of CMOS Power Amplifier           | . 12 |

|   | 2.2                      | Existi                                 | ng Power Amplifier Design Techniques          | 14 |  |  |
|---|--------------------------|----------------------------------------|-----------------------------------------------|----|--|--|
| 3 | METHODOLOGY              |                                        |                                               |    |  |  |
|   | 3.1                      | Superimposed Dual Band Power Amplifier |                                               | 18 |  |  |
|   |                          | 3.1.1                                  | High Frequency MOSFET Model                   | 18 |  |  |
|   |                          | 3.1.2                                  | High Frequecy Response of CS Power Amplifier  | 18 |  |  |
|   |                          | 3.1.3                                  | High Frequency Response of CG Power Amplifier | 20 |  |  |
|   |                          | 3.1.4                                  | High Frequency Response of Cascode PA         | 25 |  |  |
|   | 3.2                      | Match                                  | ning Network Design                           | 27 |  |  |
|   |                          | 3.2.1                                  | L Matching Network                            | 29 |  |  |
|   |                          | 3.2.2                                  | П- Matching Network                           | 32 |  |  |
|   |                          | 3.2.3                                  | Multi Section Matching Network                | 40 |  |  |
|   |                          | 3.2.4                                  | Capacitively Coupled Resonators               | 41 |  |  |
|   |                          | 3.2.5                                  | Inductively Coupled Resonators                | 42 |  |  |
|   |                          | 3.2.6                                  | Magnetically Coupled Resonators               | 43 |  |  |
|   | 3.3                      | Widel                                  | band Matching Network Design using ADS        | 46 |  |  |
|   |                          | 3.3.1                                  | Input Matching Network Design                 | 46 |  |  |
|   |                          | 3.3.2                                  | Interstage Matching Network Design            | 47 |  |  |
|   | 3.4 Dual Band PA Circuit |                                        | Band PA Circuit                               | 47 |  |  |
|   |                          | 3.4.1                                  | Single Stage PA                               | 47 |  |  |
|   |                          | 3.4.2                                  | Two Stage PA                                  | 50 |  |  |
|   |                          | 3.4.3                                  | Two Stage PA With Matching Network            | 50 |  |  |
| 4 | RES                      | RESULT & ANALYSIS 5                    |                                               |    |  |  |
|   | 4.1                      | Resul                                  | t                                             | 53 |  |  |
|   | 4.2                      | Analy                                  | <i>r</i> sis                                  | 58 |  |  |
|   | 4.3                      | Performance Comparison Table           |                                               | 60 |  |  |
| 5 | CO                       | NCLUS                                  | SION                                          | 61 |  |  |
|   | E 1                      | Easter                                 | a IA/aul.                                     | (1 |  |  |

# **List of Figures**

| 1.1  | Basic block diagram of radio frequency (RF) transmitter [1]                        | 2  |
|------|------------------------------------------------------------------------------------|----|
| 1.2  | Block diagram of complementary metal-oxide semiconductor (CMOS)                    |    |
|      | power amplifier [2]                                                                | 2  |
| 1.3  | A generic topology for class-A, AB, B, and C power amplifiers [3]                  | 6  |
| 1.4  | A voltage switching class-D amplifier [3]                                          | 7  |
| 1.5  | A simple class-E amplifier [3]                                                     | 7  |
| 1.6  | A class-F power amplifier with tuned harmonics for waveform shap-                  |    |
|      | ing [3]                                                                            | 8  |
| 3.1  | Design methodology of this work                                                    | 17 |
| 3.2  | MOSFET equivalent-circuit model at high frequencies                                | 18 |
| 3.3  | The corresponding circuit for the scenario when the source is attached             |    |
|      | to the substrate (body)                                                            | 19 |
| 3.4  | The equivalent-circuit model of Figure 3.3 without $C_{db}$ (to make anal-         |    |
|      | ysis simpler)                                                                      | 20 |
| 3.5  | The simplified high-frequency T model                                              | 21 |
| 3.6  | Common-source power amplifier circuit at high frequency                            | 22 |
| 3.7  | The CS power amplifier, a high frequency equivalent circuit shown in               |    |
|      | Figure 3.6                                                                         | 22 |
| 3.8  | Applying the open-circuit time-constants approach to Figure 3.7 and                |    |
|      | determine $\tau_s$ and $\tau_{gs}$                                                 | 23 |
| 3.9  | Applying the open-circuit time-constants approach to Figure 3.7 and                |    |
|      | determine $\tau_l$ and $\tau_{gd}$                                                 | 23 |
| 3.10 | Common-gate power amplifier circuit at high frequency                              | 24 |
| 3.11 | High frequency equivalent circuit for the CG power amplifier shown                 |    |
|      | in Figure 3.10                                                                     | 25 |
| 3.12 | Applying the open-circuit time-constants method, find $\tau_c$ and $\tau_{gs}$ for |    |
|      | the CG equivalent circuit shown in Figure 3.11                                     | 25 |

| 3.13 | Applying the open-circuit time-constants method, find $\tau_{gd}$ and $\tau_L$ for  |    |
|------|-------------------------------------------------------------------------------------|----|
|      | the CG equivalent circuit shown in Figure 3.11                                      | 26 |
| 3.14 | Applying the open-circuit time-constants method, find $\tau_d$ for the CG           |    |
|      | equivalent circuit shown in Figure 3.11                                             | 26 |
| 3.15 | The cascode circuit showing the different transistor capacitances                   | 27 |
| 3.16 | Lumped-element L-match network when $R_T < R_L$ , in (a) low-pass and               |    |
|      | (b) high-pass forms [4]                                                             | 29 |
| 3.17 | The idea of loaded $Q$ [4]                                                          | 30 |
| 3.18 | Lumped L-match powered by the intended source resistance [4]                        | 31 |
| 3.19 | Lumped-element L-match network when $R_T > R_L$ , in (a) low-pass and               |    |
|      | (b) high-pass forms [5]                                                             | 31 |
| 3.20 | П-match network in output matching applications                                     | 33 |
| 3.21 | Typical circuit used for analyzing a Π-match network                                | 33 |
| 3.22 | $\Pi$ -match network with inductor's parasitic resistance                           | 38 |
| 3.23 | Circuit of the $\Pi$ -match network's Thevenin equivalent at close to match-        |    |
|      | ing frequency.                                                                      | 39 |
| 3.24 | Multi-section matching network                                                      | 40 |
| 3.25 | A two-stage matching network diagram                                                | 41 |
| 3.26 | Capacitively coupled resonators schematic [6]                                       | 41 |
| 3.27 | Inductively coupled resonators schematic [6]                                        | 42 |
| 3.28 | Transformer (a) schematic symbol, (b) equivalent T-section model, (c)               |    |
|      | Z-parameter and d Y-parameter 2-port models [6]                                     | 44 |
| 3.29 | Magnetically coupled resonators schematic [6]                                       | 45 |
| 3.30 | Wide-band matching network design environment using ADS                             | 46 |
| 3.31 | Input matching network of proposed CMOS power amplifier                             | 47 |
| 3.32 | Interstage matching network design using ADS                                        | 47 |
| 3.33 | Single stage power amplifier without matching network                               | 48 |
| 3.34 | (a) Drain current ( $I_D$ ) vs $V_{DD}$ when changing $V_{G1-CG}$ (b) Drain current |    |
|      | $(I_D)$ vs $V_{DD}$ when changing $V_{G1-CS}$                                       | 49 |
| 3.35 | Two stage power amplifier without matching network                                  | 50 |
| 3.36 | First stage of proposed power amplifier with input matching network.                | 51 |
| 3.37 | Second stage of proposed PA with interstage matching network                        | 51 |
| 3.38 | With input and an interstage matching network, a two-stage power                    |    |
|      | amplifier                                                                           | 52 |

| 4.1 | (a) $S_{11}$ parameter of a single-stage power amplifier (shown in Figure    |    |
|-----|------------------------------------------------------------------------------|----|
|     | 3.33) without matching network. (b) $S_{12}$ parameter of a single-stage     |    |
|     | power amplifier (shown in Figure 3.33) without matching network              | 53 |
| 4.2 | (a) $S_{21}$ parameter of a single-stage power amplifier (shown in Figure    |    |
|     | 3.33) without matching network. (b) $S_{22}$ parameter of a single-stage     |    |
|     | power amplifier (shown in Figure 3.33) without matching network              | 54 |
| 4.3 | (a) $S_{11}$ parameter of a two-stage power amplifier (shown in Figure 3.35) |    |
|     | without matching network. (b) $S_{12}$ parameter of a two-stage power        |    |
|     | amplifier (shown in Figure 3.35) without matching network                    | 55 |
| 4.4 | (a) $S_{21}$ parameter of a two-stage power amplifier (shown in Figure 3.35) |    |
|     | without matching network. (b) $S_{22}$ parameter of a two-stage power        |    |
|     | amplifier (shown in Figure 3.35) without matching network                    | 55 |
| 4.5 | (a) $S_{11}$ parameter of a two-stage power amplifier (shown in Figure 3.38) |    |
|     | with input and interstage matching network. (b) $S_{12}$ parameter of a      |    |
|     | two-stage power amplifier (shown in Figure 3.38) with input and in-          |    |
|     | terstage matching network                                                    | 56 |
| 4.6 | (a) $S_{21}$ parameter of a two-stage power amplifier (shown in Figure 3.38) |    |
|     | with input and interstage matching network. (b) $S_{22}$ parameter of a      |    |
|     | two-stage power amplifier (shown in Figure 3.38) with input and in-          |    |
|     | terstage matching network                                                    | 56 |
| 4.7 | (a) Noise factor of a two-stage power amplifier (shown in Figure 3.38)       |    |
|     | with input and interstage matching network. (b) P1db compression             |    |
|     | curve of a two-stage power amplifier (shown in Figure 3.38) with input       |    |
|     | and interstage matching network                                              | 57 |

# **List of Tables**

| 3.1 | Component value of input matching network, Figure 3.31 | 47 |
|-----|--------------------------------------------------------|----|
| 3.2 | Component value of interstage matching network         | 48 |
| 3.3 | Component value of first stage PA, Figure 3.33         | 49 |
| 4.1 | Performance comparison with the wideband PA            | 60 |

# Chapter 1

# INTRODUCTION

### 1.1 Background

The increasing demand for faster data transfer rates and dependable connectivity in numerous applications, including 5G networks, satellite communications, and radar systems, has been driving the demand for high-performance wireless communication systems. Power amplifiers are essential in these systems for supplying enough power and amplification to permit effective signal transmission. The intrinsic constraints of the complementary metal-oxide-semiconductor (CMOS) technology, however, make it difficult to create power amplifiers that can function well in the millimeter-wave frequency range.

Since the debut of the first contemporary mobile phone system, the wireless communication market has grown and developed in an impressive manner, with a steady rise in subscribers, new application areas, and higher data rates. A number of enormous improvements in semiconductor technology have been made as a result of the expansion of the wireless communication sector. The most notable development among them is in CMOS technology. Transistors have the surprising advanced property of increasing speed while using less power per function in digital circuits and costing less as their size is lowered. These CMOS technology breakthroughs have therefore significantly improved the performance and functionality of contemporary mobile devices.

The development of complementary metal-oxide semiconductor (CMOS) technology, which has greater advantages than gallium arsenide (GaAs) and gallium nitride (GaN) technologies, has led to a rapid increase in the use of wireless communication systems [7,8]. As a result of the compact chip size and ability to operate at a lower power supply, CMOS technology minimizes fabrication costs [9] and cir-

Page 1 of 68



Figure 1.1: Basic block diagram of radio frequency (RF) transmitter [1].

cuit power dissipation. Radio frequency (RF), digital, and analog functionalities may be inexpensively combined on a single chip using CMOS [10].



Figure 1.2: Block diagram of complementary metal–oxide semiconductor (CMOS) power amplifier [2].

For contemporary wireless devices, the CMOS power amplifier (PA) is a potential option to meet the demand for a low-power and low-cost design. In numerous wireless communication applications throughout the years, including home automation, Radio Frequency Identification (RFID), industrial consumer electronics, TV transmissions, phones, and medical equipment [9–11]. CMOS PA has been widely used due to the need for a higher contrast resolution in ultrasonic imaging, which can be achieved by a highly linear PA, it has been integrated in high-frequency medical ultrasonic applications to amplify high-voltage excitation signals to activate ultrasonic transducers [2].

One approach to achieving high efficiency in a wide band power amplifier is to use a two stage amplifier design. In this design, the first stage amplifies the input signal and the second stage provides additional gain and power. By using a two-stage design, the amplifier can achieve high efficiency while maintaining good linearity and low distortion [12].

Another approach to achieving high efficiency in a power amplifier is to use a superimposed dual-band configuration. This configuration involves combining two different frequency bands into a single amplifier, which can improve efficiency by reducing the number of amplifiers required [13].

The use of 90 nm CMOS technology in the design of the power amplifier allows for high levels of integration and miniaturization, making it suitable for use in small devices such as mobile phones and wireless sensors. The use of this technology also enables high levels of performance in terms of power efficiency and linearity [14].

### 1.2 Thesis Objectives

The main objectives of the works are:

- i. To increase gain of power amplifier using two stage CMOS power amplifier.
- ii. To maintain wideband performance of the amplifier.
- iii. To design input and interstage matching network for impedance matching.

#### 1.3 Context

The thesis paper titled "Design and of CMOS Power Amplifiers for Enhanced Gain and Bandwidth Using 90 nm CMOS Technology" focuses on the design, simulation, and implementation of a power amplifier that operates in the frequency range of 25 GHz - 35 GHz.

The 25 GHz - 35 GHz frequency range has gained significant attention in various sectors, including telecommunications, radar systems, and satellite communications. The high frequency range allows for high-speed data transfer and communication, making it suitable for 5G networks, Internet of Things (IoT), and other wireless applications. Furthermore, the use of this frequency range is critical in advanced radar systems, such as automotive and aerospace radar, for precise detection and tracking of objects.

Despite the importance of this frequency range, the design of a power amplifier that meets the requirements of high power, high efficiency, and wide bandwidth is challenging. The primary difficulty is the trade-off between power, efficiency, and bandwidth. Increasing the power amplification often results in lower efficiency, while expanding the bandwidth typically leads to decreased power output. Moreover, designing a power amplifier that operates in a superimposed dual-band configuration adds further complexity to the system.

Thus, the statement of the problem situation for this thesis is the difficulty of designing a power amplifier that meets the requirements of high power, high efficiency, and wide bandwidth in a superimposed dual-band configuration using 90 nm CMOS technology. The areas of concern include the selection of an appropriate transistor model, the design of matching networks, and the optimization of biasing conditions to achieve the desired performance. The felt need for this research is to provide a solution that overcomes the challenges of designing a power amplifier for the 25 GHz - 35 GHz frequency range, which is crucial for many advanced wireless and radar applications.

## 1.4 Significance & Scope

### 1.4.1 Significance

The demand for high-speed wireless communication systems has increased significantly in recent years. The need for high-frequency wideband power amplifiers (PAs) has become critical in meeting this demand. The proposed 2-stage high power gain and wideband (25 GHz - 35 GHz) power amplifier using superimposed dual-band configuration using 90 nm CMOS technology aims to address this need. The study is significant in that it provides a solution for high-frequency wireless communication systems with high gain and wideband capability.

### 1.4.2 Gap in the Literature

Although there have been studies on wideband PAs, there is limited research on high frequency wideband PAs using superimposed dual-band configuration. Numerous benefits of CMOS technology include affordability, low power usage, and interoperability with methods used to manufacture integrated circuits. For the creation of power amplifiers for millimeter-wave applications, it therefore has enormous promise. However, CMOS power amplifiers struggle to achieve high gain and wide bandwidth due to a number of challenges, including parasitic capacitances, frequency-dependent transconductance, and impedance matching problems.

In order to overcome these obstacles and investigate approaches for building and

enhancing CMOS power amplifiers, this study will focus on the millimeter-wave frequency range. The main goal is to create power amplifier topologies and strategies that can get around CMOS technology's constraints and provide better performance.

The study's foundational assumptions will be examined, along with the effects of parasitic capacitances and frequency-dependent transconductance on the gain and bandwidth characteristics of CMOS power amplifiers. This research will shed light on the underlying variables affecting the performance of the amplifier and serve as a roadmap for the ensuing design and optimization process.

A multi-stage technique will be used to increase gain and bandwidth, where extra amplifier stages will be cascaded to make up for the shortcomings of individual stages. The frequency response and linearity of the power amplifier will be enhanced by employing a staggered tuning method.

In order to overcome problems with impedance matching, matching networks will be created and implemented into the power amplifier architecture. These networks will make sure that the amplifier and the linked components transmit power effectively, increasing gain and lowering return loss as a result.

#### 1.4.3 Scope & Delimitations

Numerous benefits of CMOS technology include affordability, low power usage, and interoperability with methods used to manufacture integrated circuits. For the creation of power amplifiers for millimeter-wave applications, it therefore has enormous promise. However, CMOS power amplifiers struggle to achieve high gain and wide bandwidth due to a number of challenges, including parasitic capacitances, frequency-dependent transconductance, and impedance matching problems.

In order to overcome these obstacles and investigate approaches for building and enhancing CMOS power amplifiers, this study will focus on the millimeter-wave frequency range. The main goal is to create power amplifier topologies and methods that can get around CMOS technology's constraints and provide better performance.

### 1.5 Classifications of PA

### 1.5.1 Class-A, AB, B, and C Power Amplifiers

The fundamental difference between these four power amplifiers' circuit designs is how they are biased. The class-A power amplifier is demonstrated in Figure 1.3 to

function as a small-signal amplifier, offering linear amplification for the whole input cycle without clipping. As a result, the output closely matches the enlarged input.

However, class-A amplifiers waste power in order to achieve this high level of linearity. The idea of "reduced conduction angle" was developed to increase efficiency while preserving sufficient linearity. In order to implement this idea, active devices are biased with low quiescent current and only partially activated by the input RF signal throughout each cycle.

The amplifier switches from class-AB to class-B and then to class-C by reducing the conduction angle. The active components function as current sources regardless of the conduction angle, giving them the name "transconductance" power amplifiers [3].



Figure 1.3: A generic topology for class-A, AB, B, and C power amplifiers [3].

#### 1.5.2 Class-D Power Amplifiers

A class D amplifier is an amplifier that employs a voltage-controlled switch and a filtering tank to amplify a signal. The output tuned network of the amplifier is engineered to exhibit minimal impedance at the fundamental frequency and high impedance at harmonic frequencies. This simplifies the analysis of the amplifier since the drain voltage waveform is straightforward. Under ideal operating conditions, the drain efficiency of the amplifier can reach 100%, comparable to that of other types of switching power amplifiers [3].



Figure 1.4: A voltage switching class-D amplifier [3].

#### 1.5.3 Class-E Power Amplifier

The Class-E power amplifier stands out among other switching power amplifiers due to its distinctive capability of incorporating the parasitic capacitances of active devices into wave-shaping and matching networks, resulting in high efficiency. In Figure 1.5, the simplest form of Class-E power amplifiers is depicted, operating by manipulating the drain current and voltage waveforms to prevent overlap. Moreover, the voltage gradually diminishes to zero prior to the activation of the active device, enhancing efficiency by avoiding the charging and discharging of capacitors at the drain. Nevertheless, one limitation of the Class-E power amplifier is its elevated peak voltage.



Figure 1.5: A simple class-E amplifier [3]

#### 1.5.4 Class-F Power Amplifier

Class-F amplifiers are recognized for their utilization of a load network that generates resonance at various harmonic frequencies, including the fundamental frequency. Initially, these amplifiers were proposed to enhance the efficiency of over-driven transconductance amplifiers. The active devices employed in class-F amplifiers typically operate as transconductors or current sources.

However, under high input drive conditions, these devices can exhibit switch-like behavior akin to that observed in switching amplifiers. In practical scenarios, it is uncommon to encounter class-F amplifiers with tuned harmonics surpassing the 5th harmonic. This is primarily due to the intricacy associated with designing a waveform shaping network using lumped elements.



Figure 1.6: A class-F power amplifier with tuned harmonics for waveform shaping [3].

#### 1.6 Performance Parameter

Multiple parameters were used to assess the CMOS PA's performance. The output power, power consumption, power gain, linearity, and power added efficiency (PAE) of a PA design are its most crucial components. These aspects inevitably come with trade-offs, and as a result, PA design for CMOS downscaling is difficult. These were the main criteria that were used for measuring performance.

#### 1.6.1 Output Power

The output power (Pout) [8] is the amount of power sent to the load, which is the antenna. Higher power output must be achieved at the expense of efficiency because some power is lost as heat. To account for this power loss, the device's energy supply must be greater than its needed output power [15]. The current is essential for maintaining a consistent supply voltage and achieving the necessary output power. As a result, the output power of the power amplifier (PA), which is directly related to the PA's efficiency, determines the PA's performance. The output power is transformed into its appropriate dBm value using the following equation:

$$P_{out} = \frac{V_{out}^2}{2R_L} \tag{1.1}$$

Where  $V_{out}$  denotes the output voltage and  $R_L$  denotes the resistance load.

#### 1.6.2 Power Consumption

The power consumption of a power amplifier (PA) is another important aspect of its performance. It's critical to address the need for extended battery life without sacrificing excessive power consumption given the rising demand for portable devices. According to the first equation, the PA's total power consumption ( $P_{Total}$ ) is calculated by adding its dynamic and static power consumption. Leakage current ( $I_{CC}$ ) causes static power consumption ( $P_S$ ), whereas high-frequency switching causes dynamic power consumption ( $P_D$ ). The two equations that follow show how to determine static and dynamic power usage. Reduced heat generation inside the device is a direct result of reduced static power, which has a major impact on overall power usage. In addition to reducing the device's exposure to heat, this decrease in power consumption increases system dependability. To extend battery life, PAs must use as little electricity as possible because excessive power utilization can reduce their longevity.

$$P_{Total} = P_S + P_D \tag{1.2}$$

$$P_{S} = V_{DD} \times I_{CC} \tag{1.3}$$

$$P_D = \left[ \left( C_{pd} \times f_I \times N_{SW} \right) + \sum \left( C_{Ln} \times f_{On} \right) \right]$$
 (1.4)

The power consumption capacitance is denoted in the context by  $C_{pd}$  (in Farads).

In Hertz,  $f_I$  stands for the input frequency, while  $f_{On}$ , also in Hertz, is the total frequency of all outputs at each output.  $N_{SW}$  stands for the total number of output switches, and  $V_{DD}$  for the supply voltage (in Volts). Additionally, the total load capacitance at each output is represented by  $C_{Ln}$ .

#### 1.6.3 **Power Gain**

Power gain (G) represents the relationship between output and input power, indicating the power amplifier's ability to deliver a significantly amplified power signal to the load [16]. It quantifies the extent to which the amplifier increases the amplitude of a signal. By enhancing the output power, a power amplifier aims to enhance efficiency and sensitivity.

$$G = 10\log_{10}\left(\frac{P_{out}}{P_{in}}\right) \quad [dB] \tag{1.5}$$

Here,  $P_{out}$  is the output power and  $P_{in}$  is the input power.

#### Efficiency 1.6.4

Power amplifiers (PAs) have two types of efficiency: drain efficiency (DE) and poweradded efficiency (PAE). RF output power to DC power dissipation is measured as DE [17]. By subtracting the output power obtained from the input power and dividing the result by the DC power dissipation, PAE is determined. The input power is examined by PAE to determine how well the PA transforms DC power into an AC power signal. When the output power is higher, a higher PAE is attained [17].

$$DE = \frac{P_{out}}{P_{DC,drain}} \tag{1.6}$$

$$DE = \frac{P_{out}}{P_{DC,drain}}$$

$$PAE = \frac{P_{out} - P_{in}}{P_{DC,drain}}$$

$$(1.6)$$

#### Linearity 1.6.5

Linearity refers to the condition where the output of a device changes in a linear manner in response to changes in the input signal [18]. In modern RF communication systems, achieving high linearity is increasingly crucial. Typically, linearity is evaluated based on the third-order intercept point (IP3) value. The IP3 is determined by plotting the output power against the input power on a logarithmic scale [18]. A higher linearity implies that the obtained output power is directly proportional to the input power.

To fulfill the requirements of current applications, power amplifiers (PAs) need to be designed with low power consumption, high output power, high power gain, high power-added efficiency (PAE), and good linearity. The power delivered by a PA and its PAE are significant factors in PA design, as they directly impact the overall performance and efficiency.

#### 1.7 Thesis Outline

In chapter 2, we discussed overview of CMOS power amplifier and the literature review.

In chapter 3, we discussed the common source, common-gate power amplifier 3-dB frequency and provided an explanation of the research methodology. Additionally, we employ the stagger tuning technique to create a CMOS power amplifier.

We presented the simulation results for single-stage and dual-stage power amplifiers in chapter 4. We examined the simulation's output results and cross-checked them against previously published research.

The conclusions to the thesis were determined in chapter 5, and subsequent works were also discussed.

# Chapter 2

# LITERATURE REVIEW

# 2.1 Overview of CMOS Power Amplifier

A power amplifier employing complementary metal-oxide semiconductor (CMOS) technology is a type of electrical circuit. It is essential to many applications, including satellite communication, Wi-Fi, Bluetooth, and wireless communication networks like cellular networks.

In comparison to alternative amplifier technologies, CMOS power amplifiers provide a number of benefits, including high integration density, low power consumption, and compatibility with traditional CMOS processes. They are very appealing for usage in portable and low-power devices where cost effectiveness and power efficiency are crucial.

A power amplifier's main job is to boost an input signal's power level to a level appropriate for transmission or driving a load. This is accomplished in the case of CMOS power amplifiers by using CMOS transistors as the amplifying components. Input matching networks, gain stages, and output matching networks are common stages in the architecture of CMOS power amplifiers.

Power transfer is optimized by the input matching network's role in impedance matching between the amplifier and the stage before it. By doing this, it makes sure that the majority of the signal power is absorbed by the amplifier as opposed to being reflected back to the source. In addition to enhancing signal fidelity and reducing distortion, proper impedance matching.

The gain stages, which magnify the input signal to the appropriate output power level, are the heart of the power amplifier. They are made to offer high gain with a focus on linearity and low distortion. The inherent constraints of CMOS technology at high frequencies can make achieving high gain in CMOS power amplifiers diffi-

cult. Performance characteristics of the amplifier, such as power gain, bandwidth, and linearity, are influenced by parasitic capacitances and resistances in CMOS transistors.

Different design strategies are used to lessen these restrictions. The performance of the amplifier can be enhanced through careful device sizing, layout optimization, the use of inductive components, and matching networks. To attain the needed performance at high frequencies, strategies like cascode designs, impedance modification, and distributed amplifiers are used.

In order to maximize power transfer to the load, the output matching network guarantees impedance matching between the power amplifier and the load. It is essential for effectively supplying electricity and reducing reflections that can reduce the signal quality.

A thorough understanding of circuit theory, RF (Radio Frequency) design, and CMOS device characteristics is required while designing a CMOS power amplifier. The performance of the amplifier is modeled and examined using sophisticated simulation tools and optimization techniques, taking into consideration several factors like gain, power efficiency, linearity, and bandwidth.

CMOS power amplifiers can be designed for various frequency ranges, from low-frequency applications to mm-wave frequencies. The design considerations and techniques vary depending on the targeted frequency range and application requirements. High-frequency CMOS power amplifiers often require careful consideration of the parasitic elements, transmission line effects, and the use of advanced circuit topologies and techniques.

Ongoing research and advancements in CMOS power amplifier design aim to push the boundaries of performance. Researchers are exploring novel architectures, device structures, and circuit topologies to achieve higher power efficiency, wider bandwidth, improved linearity, and integration with other circuit blocks.

In conclusion, CMOS power amplifiers provide power amplification with good efficiency, compactness, and compatibility with typical CMOS processes, making them an attractive option for integrated circuit designs. They are essential parts of contemporary wireless communication systems because they permit faster data rates, greater energy economy, and more functionality.

## 2.2 Existing Power Amplifier Design Techniques

CMOS technology possesses the ability to incorporate highly intricate digital circuitry, providing exceptional versatility and cost-effectiveness by integrating an entire radio system on a single chip. However, when it comes to power amplifier (PA) design, CMOS implementation poses significant challenges due to inherent limitations in standard CMOS processes from an RF perspective. These limitations include low oxide breakdown voltage, limited current drive capability, substrate coupling, and subpar quality and tolerance of on-chip passive components [19–21]. These disadvantages have a detrimental impact on PA performance, particularly in terms of output power, efficiency, and linearity.

High-data-rate and wide-bandwidth (BW) capabilities are required due to the growing need for wideband radio frequency (RF) transceivers in radar and satellite communication systems at sub-mm wave bands. At these higher frequencies, however, constructing wideband power amplifiers (PAs) with high power added efficiency (PAE) utilizing CMOS technologies is quite difficult [22–24]. Single broadband power amplifiers (PA) that can enable ultra-high data rate modulation and concurrently amplify multiple carriers are becoming more and more necessary in contemporary communication systems. The necessity for the PA to operate over a wider bandwidth than traditional narrowband amplifiers can be found in a number of applications, including imaging systems [25].

A popular and efficient method for achieving wideband features is the use of staggered power amplifiers (PAs) [26, 27]. To achieve staggered wideband performance, this method includes designing the driver and main stages at two different center frequencies.

A low-power, full-band, low-noise amplifier for ultra-wideband receivers is described in study [28]. For use in ultra-wideband applications, a low-power full-band low-noise amplifier (FB-LNA) is given. A MEMS tunable bandpass filter operating in the K band is described in Paper [29]. It has a tiny dimension of 2.9 mm by 1.5 mm, a large continuous tuning range of 32%, and a low insertion loss of -2.79-3.58 dB. It is suggested to use a straightforward CMOS broadband power amplifier architecture with great linearity and decent efficiency. To achieve a wider bandwidth from 0.9 to 3.5 GHz and low power consumption, the proposed power amplifier design used a staggered tuning technique composed of two stages of amplifier with distinct resonance frequencies [27]. An ultra-wideband (UWB) low-noise amplifier (LNA) employing a noise-cancelling approach and the TSMC 0.18-m RF CMOS technology is

shown in paper [30]. In [31], a new method for designing transimpedance amplifiers (TIAs) that makes use of inverted transformer coils and stagger tuning is presented. In the paper [32], an inductorless 10 Gbps automatic gain control (AGC) circuit with speed-enhanced variable gain amplifiers (VGA), unique exponential function generators for extended linear performance in dB, power detectors and a comparator are presented. In paper [33], a T-type network and pole-tuning methods are used to study a broadband CMOS amplifier in the d band. a brand-new pole-tuning method using a T-type network to increase interstage bandwidth The stagger tuning technique is proposed in Paper [34] at two separate frequencies, with an inductance of four stages selected to match the pole frequency at a lower frequency  $(f_L)$  and an inductance of the remaining four stages selected for the upper frequency ( $f_H$ ). Citation [35] states that the paper describes a two-stage CMOS 180-nm wideband power amplifier (PA). The PA uses defected-ground-structure (DGS) inductors and a superimposed staggered method. To produce a flat gain response throughout the full bandwidth, the design consists of a superimposed dual-band (SDB) driver stage and a wideband peaking main stage at the center frequency. By lowering insertion losses in the matching circuits, the usage of DGS inductors contributes to an improvement in PAE. With a chip area of  $0.564 \, mm^2$ , the installed PA shows a power boost of 12 dB. It reaches a high fractional bandwidth (FBW) of 44.4% at the center frequency and a saturated output power of 16.6 dBm.

# Chapter 3

# **METHODOLOGY**

The methodology of this work is

- i. Determine the specifications: The initial step is to ascertain the PA's specs, such as the appropriate frequency range, output power, and gain.
- ii. Select the transistor: Choose the right transistor for the amplifier based on the requirements. A CMOS transistor was used in this instance because it is appropriate for high-frequency applications.
- iii. Design the first stage: The amplifier's first stage is built to deliver the appropriate gain. The stagger tuning approach should be used to build this stage, which entails changing the inductors and capacitors so that the input and output resonant frequencies are not the same. The amplifier's bandwidth is widened using this method.
- iv. Design the second stage: In order to provide more gain and bandwidth, the second stage of the amplifier should likewise be developed using a stagger tuning technique.
- v. Design the input matching network: Create an input matching network to match the transistor's impedance with the source impedance. A network for matching lumped elements can be used to accomplish this.
- vi. Design the interstage matching network: Create an interstage matching network to match the first and second stages' impedances.
- vii. Design the output matching network: Create an output matching network to match the amplifier's impedance with the load's impedance.



Figure 3.1: Design methodology of this work.

viii. Simulate and optimize the design: Use a circuit simulator (Cadence virtuoso and ADS) to simulate and improve the design, then adjust component values for optimum performance.

### 3.1 Superimposed Dual Band Power Amplifier

#### 3.1.1 High Frequency MOSFET Model

The MOSFET's small-signal model, which includes the four capacitances  $C_{gs}$ ,  $C_{gd}$ ,  $C_{sb}$ , and  $C_{db}$ , is depicted in Figure 3.2. MOSFET amplifier's high-frequency response can be predicted using this approach. The model is significantly simplified when the source is coupled to the body, as shown in Figure 3.3. Though  $C_{gd}$  is small in our model,  $C_{gd}$  has a substantial impact on how amplifiers respond at high frequencies, necessitating its inclusion. On the other hand, capacitance  $C_{db}$  can typically be disregarded, greatly simplifying manual analysis. Figure 3.4 depicts the resulting circuit. Finally, we display the high-frequency T model in its simplified form in Figure 3.5.



Figure 3.2: MOSFET equivalent-circuit model at high frequencies.

#### 3.1.2 High Frequecy Response of CS Power Amplifier

The common-source amplifier is represented by a thorough high-frequency equivalent circuit in Figure 3.6. The total resistance in this circuit,  $R'_{L'}$ , which includes  $R_D$ ,  $r_o$ , and  $R_L$  (if applicable), is measured between the output node (drain) and ground.



Figure 3.3: The corresponding circuit for the scenario when the source is attached to the substrate (body).

A current-source load, an extra amplifier stage's input capacitance (if applicable), and a MOSFET's drain-to-body capacitance ( $C_db$ ) are all included in the total capacitance between the drain node and ground, which is denoted by the symbol  $C_L$ .

We use the open-circuit time constants method to determine the 3-dB frequency  $f_H$  of the CS amplifier depicted in Figure 3.7. In order to accomplish this, we set input signal equal to zero and examine each of the four capacitances separately, leaving the other three at zero. The circuit depicted in Figure 3.8 illustrates the configuration used to calculate the resistance  $R_s$ , which is the effective resistance seen by  $C_s$ . It can be expressed as

$$R_s = R_G \tag{3.1}$$

$$\tau_c = R_G C_s \tag{3.2}$$

On the other hand, Figure 3.8b presents the circuit used to determine  $R_{gs}$  seen by  $C_{gs}$ .

$$R_{gs} = R_G \tag{3.3}$$

$$\tau_{gs} = R_G C_{gs} \tag{3.4}$$

In Figure 3.9a illustrates the configuration used to calculate the resistance  $R_l$ , which is the effective resistance seen by  $C_L$ . It can be expressed as

$$R_l = R_L'$$
 where,  $R_L' = (R_L ||R_D||r_0)$  (3.5)

$$\tau_l = R_L' C_L = (R_L || R_D || r_0) C_L \tag{3.6}$$



Figure 3.4: The equivalent-circuit model of Figure 3.3 without  $C_{db}$  (to make analysis simpler).

. On the other hand, Figure 3.9b presents the circuit used to determine  $R_{gd}$  seen by  $C_{gd}$ .

$$R_{gd} = \frac{V_x}{I_x} = R_G \left( 1 + g_m R_L' \right) + R_L' \tag{3.7}$$

$$\tau_{gs} = R_{gd}C_{gd} = [R_G(1 + g_m R_L') + R_L']C_{gd}$$
(3.8)

Thus the effective time constant  $\tau_H$  can be found as

$$\tau_H = \tau_s + \tau_{gs} + \tau_l + \tau_{gd} \tag{3.9}$$

$$= R_G C_s + R_G C_{gs} + (R_L ||R_D||r_0) C_L + \left[ R_G \left( 1 + g_m R_L' \right) + R_L' \right] C_{gd}$$
 (3.10)

and the 3-db frequency  $\omega_H$  is

$$\omega_{H} = \frac{1}{R_{G}C_{s} + R_{G}C_{gs} + (R_{L}||R_{D}||r_{0})C_{L} + [R_{G}(1 + g_{m}R'_{L}) + R'_{L}]C_{gd}}$$
(3.11)

#### 3.1.3 High Frequency Response of CG Power Amplifier

In Figure 3.10, the CG amplifier is depicted with the MOSFET internal capacitances,  $C_{gs}$  and  $C_{gd}$ , separated from the model and highlighted. A capacitance  $C_L$  is inserted at the output node to reflect the combined effect of the output capacitance of a current-source load and the input capacitance of a later amplifier stage in order to take into account various aspects. The MOSFET capacitance,  $C_db$ , is included in



Figure 3.5: The simplified high-frequency T model.

this capacitance,  $C_L$ . We use the open-circuit time constants method to determine the 3-dB frequency  $f_H$  of the CG amplifier depicted in Figure 3.11. In order to accomplish this, we set input signal equal to zero and examine each of the four capacitances and one inductor separately, leaving the other four at zero.

The circuit depicted in Figure 3.12a illustrates the configuration used to calculate the resistance  $R_c$ , which is the effective resistance seen by  $C_s$ . It can be expressed as

$$R_c = R_G \tag{3.12}$$

$$\tau_c = R_G C_s \tag{3.13}$$

On the other hand, Figure 3.12b presents the circuit used to determine  $R_{gs}$  seen by  $C_{gs}$ .

$$R_{gs} = \frac{V_x}{I_x} = R_G (1 + g_m(R_s||r_0)) + R_s||r_0$$
(3.14)

$$\tau_{gs} = R_{gs}C_{gs} \tag{3.15}$$

$$= [R_G(1 + g_m(R_s||r_0)) + (R_s||r_0)]C_{gs}$$
(3.16)

In Figure 3.13a illustrates the configuration used to calculate the resistance  $R_{gd}$ ,



Figure 3.6: Common-source power amplifier circuit at high frequency.



Figure 3.7: The CS power amplifier, a high frequency equivalent circuit shown in Figure 3.6.

which is the effective resistance seen by  $C_{gd}$ . It can be expressed as

$$R_{gd} = \frac{V_x}{I_x} = R_G (1 + g_m R_L') + R_L'$$
 where,  $R_L' = R_s || r_0$  (3.17)

$$\tau_{gd} = \left[ R_G \left( 1 + g_m R_L' \right) + R_L' \right] C_{gd} \tag{3.18}$$

Similarly, Figure 3.13b presents the circuit used to determine  $R_l$  seen by  $C_L$ .

$$R_l = \frac{V_x}{I_x} = 0 \tag{3.19}$$

$$\tau_L = R_l C_L = 0 \tag{3.20}$$



Figure 3.8: Applying the open-circuit time-constants approach to Figure 3.7 and determine  $\tau_s$  and  $\tau_{gs}$ .



Figure 3.9: Applying the open-circuit time-constants approach to Figure 3.7 and determine  $\tau_l$  and  $\tau_{gd}$ .

On the other hand, Figure 3.14 presents the circuit used to determine  $R_d$  seen by  $L_D$ .

$$R_d = \frac{V_x}{I_x} = (r_0 + [1 + g_m r_0] R_s) || R_L$$
(3.21)

$$R_{d} = \frac{V_{x}}{I_{x}} = (r_{0} + [1 + g_{m}r_{0}]R_{s}) ||R_{L}$$

$$\tau_{d} = \frac{L_{d}}{R_{d}} = \frac{L_{d}}{(r_{0} + [1 + g_{m}r_{0}]R_{s}) ||R_{L}}$$
(3.21)

As a result, the CG circuit can be made to have a substantially broader bandwidth than the CS circuit, especially when the signal generator's resistance is high. We swap out the MOSFET for its  $\Pi$  model in order to investigate the high-frequency response of the CG amplifier shown in Figure 3.11. As a result, the effective time constant  $\tau_H$ is given by

$$\tau_{H} = \tau_{c} + \tau_{g}s + \tau_{g}d + \tau_{L} + \tau_{d}$$

$$= R_{G}C_{s} + \left[R_{G}\left(1 + g_{m}(R_{s}||r_{0})\right) + R_{s}||r_{0}\right]C_{gs}$$

$$+ \left[R_{G}\left(1 + g_{m}R'_{L}\right) + R'_{L}\right]C_{gd} + \frac{L_{d}}{(r_{0} + [1 + g_{m}r_{0}]R_{s})||R_{L}}$$
(3.23)



Figure 3.10: Common-gate power amplifier circuit at high frequency.

and the 3-dB frequency  $\omega_H$  is

$$\omega_{H} = \frac{1}{\tau_{H}} = \frac{1}{\tau_{C} + \tau_{g}s + \tau_{g}d + \tau_{L} + \tau_{d}}$$

$$= \frac{1}{R_{G}C_{s} + [R_{G}(1 + g_{m}(R_{s}||r_{0})) + R_{s}||r_{0}]C_{gs} + [R_{G}(1 + g_{m}R'_{L}) + R'_{L}]C_{gd} + \frac{L_{d}}{(r_{0} + [1 + g_{m}r_{0}]R_{s})||R_{L}}}$$
(3.24)
$$(3.25)$$

In conclusion, it should be noted that a well-designed CG circuit can exhibit a broad bandwidth. However, it typically has a low input resistance and a relatively low overall midband gain. Therefore, relying solely on the CG circuit may not be sufficient for the intended purpose. However, when the CG amplifier is combined with the CS amplifier in a cascode configuration, it becomes possible to achieve a circuit that combines the high input resistance and gain of the CS amplifier with the wide bandwidth of the CG amplifier.



Figure 3.11: High frequency equivalent circuit for the CG power amplifier shown in Figure 3.10.



Figure 3.12: Applying the open-circuit time-constants method, find  $\tau_c$  and  $\tau_{gs}$  for the CG equivalent circuit shown in Figure 3.11.

#### 3.1.4 High Frequency Response of Cascode PA

The performance of a CMOS cascode power amplifier(shown in Figure 3.15) in high-frequency applications is significantly influenced by its high-frequency response. Power amplifiers frequently employ the cascode arrangement to increase gain, linearity, and stability of the circuit.

i. Capacitance: Different capacitances have a substantial impact on the high-frequency performance in CMOS cascode amplifiers. The gate-source capacitance ( $C_{gs}$ ), gate-drain capacitance ( $C_{gd}$ ), and drain-substrate capacitance ( $C_{db}$ ) are the three major capacitances. The high-frequency response may be constrained by the parasitic elements introduced by these capacitances. These capacitances become more significant at higher frequencies, forming a bypass path for the AC signal and lowering the effective gain.



Figure 3.13: Applying the open-circuit time-constants method, find  $\tau_{gd}$  and  $\tau_L$  for the CG equivalent circuit shown in Figure 3.11.



Figure 3.14: Applying the open-circuit time-constants method, find  $\tau_d$  for the CG equivalent circuit shown in Figure 3.11.

- ii. Transit Frequency ( $f_t$ ): The transit frequency is a crucial factor in determining how MOS transistors respond at high frequencies. It stands for the frequency at which the current gain of the transistor begins to decline. The total high-frequency response of the amplifier in a cascode setup is influenced by the transit frequency of the cascode transistor. Better performance at higher frequencies is made possible by higher transit frequencies.
- iii. Miller Effect: The Miller effect is a phenomena whereby the voltage gain between the input and output terminals causes the effective input capacitance of a transistor to rise. A cascode transistor that gives voltage gain and lessens the influence of the input capacitance on the high-frequency response can be used to diminish the Miller effect in a cascode arrangement.
- iv. The high-frequency response of the cascode amplifier can be improved by using inductive peaking techniques. The high-frequency gain can be increased within the amplifier circuit to make up for the capacitance-related constraints by strategically adding inductors.



Figure 3.15: The cascode circuit showing the different transistor capacitances.

## 3.2 Matching Network Design

To ensure that the most power can be transferred from the source to the load, matching networks are used to match the impedance of the source to the impedance of the load.

The design of a matching network involves calculating the required components values, such as resistors, capacitors, and inductors, to match the source and load impedances. The following steps can be used as a general guideline for designing a matching network:

 Determine the impedance values: The first step is to determine the impedance of the source and the load. This can be done using measurements or simulations.

- ii. Determine the impedance values: The input and output impedance values of the CMOS power amplifier and the source/load impedances need to be determined first. This can be done using simulation tools or measured using network analyzers. The impedance values will help determine the required matching network topology and component values.
- iii. Select the matching network topology: The choice of matching network topology in a CMOS power amplifier is often limited by the available passive components and the need to minimize parasitics. Common topologies include L-networks,  $\pi$ -networks, and transformer-coupled networks. The topology should provide the desired impedance transformation, while minimizing the insertion loss and parasitic effects.
- iv. Choose the components: In a CMOS power amplifier, the passive components are typically implemented using on-chip components, such as MIM capacitors and spiral inductors. The choice of components is limited by the available space on the chip and the parasitic effects of the components. The component values should be selected to provide the desired impedance transformation and bandwidth.
- v. Consider parasitics: The parasitic effects of the passive components and the active devices can have a significant impact on the performance of the matching network. The parasitic capacitances of the MOSFET gate and drain terminals, as well as the parasitic inductances of the bond wires and package, can reduce the performance of the matching network. These parasitic effects need to be taken into account during the design process and can be minimized through careful layout and design.
- vi. Evaluate performance: The performance of the matching network is evaluated using simulation and/or measurement. The performance metrics include the return loss, insertion loss, bandwidth, and power handling capability. These metrics are used to determine if the matching network is meeting the design requirements.
- vii. Iterate: If the performance is not satisfactory, the design can be iterated by adjusting the component values or the topology until the desired performance is achieved. This iterative process may require multiple simulations and measurements to achieve the desired performance.

Overall, the design process for a CMOS power amplifier matching network requires careful consideration of the available passive components, the parasitic effects, and the performance requirements of the amplifier. The design process may require a significant amount of simulation and optimization to achieve the desired performance.

#### 3.2.1 L Matching Network

The shunt and series element L-shaped impedance transformer is a fundamental type of impedance matching network. In the case of PA design, the load impedance  $R_L$  is usually greater than the source impedance  $R_T$ , which necessitates a lumped element at the load impedance  $R_L$  and another in series. Figure 3.16 depicts two L-match networks constructed with inductors and capacitors. The component values for both versions of the L-match networks should be identical to achieve a specific impedance transformation, resulting in identical in-band performance in principle.



Figure 3.16: Lumped-element L-match network when  $R_T < R_L$ , in (a) low-pass and (b) high-pass forms [4]

Usually, the low-pass L-match impedance transformation network is preferred due to its capability of rejecting or attenuating harmonic frequencies which are higher than the fundamental tone. In addition, it can be implemented on printed circuit boards using micro-strip lines which can replace the inductors, offering greater flexibility. Adjusting the position of the capacitors along the lines enables one to fine-tune the network, thus making it more adaptable in practice.

To examine the L-match impedance transformation network in its lumped version, one can refer to the low-pass version depicted in Figure 3.16a. The parallel combination of  $R_L$  and C results in an impedance of

Page 29 of 68

$$Z_{RC} = \frac{R_L}{1 + j\omega R_L C} = \frac{R_L}{1 + \left(\frac{R_L}{X_C}\right)^2} - jX_C \frac{\left(\frac{R_L}{X_C}\right)^2}{1 + \left(\frac{R_L}{X_C}\right)^2}$$
(3.26)

As a result, the values of inductance and capacitance are selected in a way that the real part of  $Z_{RC}$  becomes the desired load resistance,  $R_T$ , and the imaginary part of  $Z_{RC}$  is eliminated through the inductor. We can define the impedance transformation factor as  $m = R_L/R_T$ . Based on equation (3.26), we can calculate the  $X_L$  and  $X_C$  value.

$$X_L = R_T \sqrt{m-1} \tag{3.27}$$

$$X_C = \frac{R_L}{\sqrt{m-1}} \tag{3.28}$$

When designing an impedance matching network, it's essential to consider the quality factor Q, which is a significant parameter. The Q of a resonant circuit is calculated by dividing the resonant frequency by the 3-dB bandwidth:

$$Q = \frac{f_0}{BW} \tag{3.29}$$

The symbol  $f_0$  represents the resonance frequency. As a result, the network's bandwidth is inversely proportional to Q. In contrast to resonators, the impedance matching network is powered by a source, which can either be an active device modeled as a source for output-matching or a real signal source for input-matching. As a result, the term "loaded Q" is used when discussing the network's bandwidth in impedance matching applications. The loaded Q,  $Q_L$ , is shown in Figure 3.17 and is defined as the Q driven by a source with the expected source impedance that is close to the matching frequency of the impedance matching network.



Figure 3.17: The idea of loaded Q [4].

The Q of the L-C network for the lumped L-C L-match can be calculated as

$$Q = \frac{R_L}{X_C} = \sqrt{m - 1} {(3.30)}$$

In this case, the equivalent resistance of the network doubles at resonance if the circuit is powered by a voltage source with a series resistance of  $R_T$  as illustrated in Figure 3.18.



Figure 3.18: Lumped L-match powered by the intended source resistance [4].

$$Q_L = \frac{1}{2}Q = \frac{1}{2}\sqrt{m-1} \tag{3.31}$$

Quality factor Q of the low pass upward L-match network in the Figure 3.19a is



Figure 3.19: Lumped-element L-match network when  $R_T > R_L$ , in (a) low-pass and (b) high-pass forms [5]

$$Q = \sqrt{\frac{R_T}{R_L} - 1} \tag{3.32}$$

Also

$$L = \frac{QR_L}{\omega_0} \tag{3.33}$$

$$C = \frac{1}{\omega_0^2 L} \left( \frac{Q^2}{1 + Q^2} \right) \tag{3.34}$$

Similarly for circuit Figure 3.19b

$$Q = \sqrt{\frac{R_T}{R_L} - 1} \tag{3.35}$$

$$C = \frac{1}{\omega_0 Q R_L} \tag{3.36}$$

$$L = \frac{1}{\omega_0^2 C} \left( 1 + \frac{1}{Q^2} \right) \tag{3.37}$$

It should be noted that the impedance ratio m determines the Q when a lumped L-C matching topology is employed. To maximize the power or efficiency performance of the PA, the source resistance  $R_T$  is chosen, and the load resistance  $R_L$  is typically set at 50  $\Omega$ . Therefore, the lumped L-C matching network does not have the flexibility to be designed for Q.

#### 3.2.2 **□**- Matching Network

Typically, the output transistor of power amplifiers has a significant parasitic capacitance at the output. Additionally, the bond wires that link the on-chip output node to the package contribute inductance that cannot be neglected at radio frequencies. Consequently, a simple L-match design would not provide accurate impedance transformation since these factors are not accounted for. To address this, a  $\Pi$ -match network is employed, as depicted in Figure 3.20, by adding an extra capacitor  $C_1$  at the end of the inductor. The output capacitance of the PA transistor can be integrated into  $C_1$ , while the capacitance of the package and PCB trace can be incorporated into  $C_2$ .

Due to the added component, the *Pi*-match network is a more adaptable choice than L-match and provides greater control over the loaded *Q* and a larger range of matchable values on the Smith chart [36]. In order to match input, output, and interstage application, *Pi*-match is frequently employed. When one of the capacitances is set to zero in an L-match, it is like a specific example of a *Pi*-match. The examination



Figure 3.20: Π-match network in output matching applications.

of the Pi-match network therefore begins with a more generalized form, as shown in Figure 3.21, where the network matches  $R_1$  and  $R_2$  at a specific frequency and is powered by a voltage source  $V_S$ . For input-matching applications, the RF source can be represented by  $V_S$  with  $R_1$  as the source impedance and  $R_2$  as the RF circuit's input impedance. The Thevenin equivalent of the PA in output-matching applications is  $V_S$ , where  $R_1$  is the PA's ideal output impedance and  $R_2$  is the load impedance.



Figure 3.21: Typical circuit used for analyzing a  $\Pi$ -match network.

With an additional degree of freedom, it is possible to specify the loaded Q of the network while designing the  $\Pi$ -match. Therefore, the analysis below assumes that  $R_1$ ,  $R_2$ ,  $Q_L$ , and the frequency of interest have already been specified. The aim is to derive design equations for determining L,  $C_1$ , and  $C_2$ .

First define

$$B_{C1} = \omega C1, \quad B_{C2} = \omega C2, \quad X_L = \omega L$$
 (3.38)

and define

$$Q_1 = B_{C1}R_1, \quad Q_2 = B_{C2}R_2 \tag{3.39}$$

In Figure 3.21,  $Z_A$  and  $Z_B$  are defined as the parallel equivalent impedance of  $R_1$ ,

 $C_1$  and  $R_2$ ,  $C_2$ , respectively. Therefore

$$Z_A = R_A - jX_A, \quad Z_B = R_B - jX_B$$
 (3.40)

By doing basic circuit analysis

$$R_A = \frac{R_1}{1 + Q_1^2}, \quad X_A = R_A Q_1 \tag{3.41}$$

$$R_B = \frac{R_2}{1 + Q_2^2}, \quad X_B = R_B Q_2 \tag{3.42}$$

At conjugate match  $R_A = R_B$  and  $X_L = X_A + X_B$ . Additionally, as the loaded Q at resonance can be represented by  $Q_L = \frac{X_L}{R_A + R_B}$ , the above conditions allow us to obtain the following relationships from equation (3.41) and (3.42).

$$Q_L = \frac{1}{2} \left( Q_1 + Q_2 \right) \tag{3.43}$$

$$\frac{R_1}{R_2} = \frac{1 + Q_1^2}{1 + Q_2^2} \tag{3.44}$$

$$X_L = R_1 \frac{2Q_L}{1 + Q_1^2} = R_2 \frac{2Q_L}{1 + Q_2^2}$$
 (3.45)

The condition for designing a  $\Pi$ -match can be derived from equations (3.43) and (3.44). An expression for  $Q_2$  can be obtained by rearranging equation (3.44), for instance.

$$Q_2^2 = \frac{R_2}{R_1} \left( 1 + Q_1^2 \right) - 1 \tag{3.46}$$

To ensure a positive  $Q_2$ , it is necessary to have either  $R_1 > R_2$  with  $Q_1 \ge \sqrt{\frac{R_1}{R_2} - 1}$ , or  $R_2 > R_1$  with  $Q_2 \ge \sqrt{\frac{R_2}{R_1} - 1}$ . Alternatively, expressed in terms of  $Q_L$  from equation (3.43), the design condition for a Π-match is that:

$$Q_L \ge \begin{cases} \frac{1}{2} \sqrt{\frac{R_1}{R_2} - 1} & \text{if } R_1 > R_2\\ \frac{1}{2} \sqrt{\frac{R_2}{R_1} - 1} & \text{if } R_2 > R_1 \end{cases}$$
(3.47)

Once the condition specified in equation (3.47) is satisfied, it becomes possible to

obtain the values of  $Q_1$  and  $Q_2$  by utilizing equations (3.43) and (3.44).

$$Q_{1} = \frac{2Q_{L}R_{1} - \sqrt{4Q_{L}^{2}R_{1}R_{2} - (R_{1} - R_{2})^{2}}}{R_{1} - R_{2}}$$

$$Q_{2} = \frac{2Q_{L}R_{2} - \sqrt{4Q_{L}^{2}R_{1}R_{2} - (R_{1} - R_{2})^{2}}}{R_{2} - R_{1}}$$
(3.48)

$$Q_2 = \frac{2Q_L R_2 - \sqrt{4Q_L^2 R_1 R_2 - (R_1 - R_2)^2}}{R_2 - R_1}$$
(3.49)

The following is the design procedure for a  $\Pi$ -match network:

- 1. Set  $R_1$ ,  $R_2$ , and  $Q_L$  and check whether the condition in (3.47) is satisfied. If not, assign new values (typically to  $Q_L$ ) until the condition is met.
- 2. After verifying that the condition in (3.47) is met, solve for  $Q_1$  and  $Q_2$  using (3.48) and (3.49), respectively.
- 3. Determine  $B_{C1}$ ,  $B_{C2}$ , and  $X_L$  using equations (3.39) and (3.45).
- 4. Calculate  $C_1$ ,  $C_2$ , and L at the frequency of interest using (3.38).

It should be noted that if one of the capacitances is set to zero, all the equations for the  $\Pi$ -match become equivalent to those of the L-match. This supports the idea that the L-match is a unique instance of the  $\Pi$ -match.

As previously mentioned, in RF power amplifier applications,  $R_1$  and  $R_2$  are generally selected based on power optimization, efficiency optimization, and load requirements. Thus, the subsequent discussion will concentrate on the design considerations for  $Q_L$ .  $Q_L$  determines the matching network's bandwidth based on its definition. Thus, if the bandwidth requirement is specified,

$$Q_L \le \frac{f_c}{BW} \tag{3.50}$$

The symbols  $f_c$  and BW refer to the center frequency and the bandwidth of the band, respectively.

With regard to out-of-band harmonic rejections, there is a trade-off in the design of  $Q_L$  for the pass-band. A lower  $Q_L$  can be used to increase bandwidth while lowering the matching network's sensitivity to changes in process, voltage, and temperature. larger  $Q_L$  values, however, are often needed for larger harmonic rejection levels. Simple network analysis can show that the value of  $Q_L$  affects the voltage transfer function of the -match network.

$$H(s) = \frac{V_2}{V_s} = \frac{R_2}{R_1 + R_2} \times \frac{1}{1 + s \left[ L + (C_1 + C_2) \frac{R_1 R_2}{R_1 + R_2} + s^2 \frac{L}{R_1 + R_2} (C_1 R_1 + C_2 R_2) + s^3 L C_1 C_2 \frac{R_1 R_2}{R_1 + R_2} \right]}$$
(3.51)

Define  $\omega_m$  as the angular frequency at the match condition, and then use (3.38), (3.39), (3.48), and (3.49) to do certain mathematical operations to arrive to

$$\omega_m C_1 = \frac{2Q_L R_1 - \sqrt{4Q_L^2 R_1 R_2 - (R_1 - R_2)^2}}{R_1 (R_1 - R_2)}$$
(3.52)

$$\omega_m C_2 = \frac{2Q_L R_2 - \sqrt{4Q_L^2 R_1 R_2 - (R_1 - R_2)^2}}{R_2 (R_2 - R_1)}$$
(3.53)

$$\omega_m L = \frac{(R_1 - R_2)^2}{2Q_L(R_1 + R_2) - 2\sqrt{4Q_L^2 R_1 R_2 - (R_1 - R_2)^2}}$$
(3.54)

By substituting (3.52), (3.53), and (3.54) into (3.51), where  $k = R_1/R_2$ , the transfer function can be expressed in terms of  $\omega_m$ ,  $Q_L$ , and k.In specifically, the magnitude frequency response is as follows when harmonic rejection is a concern:

$$|H(j\omega)| = 2\left[ (k+1)Q_L - \sqrt{4kQ_L^2 - (k-1)^2} \right]$$

$$/\left\{ \left[ 2(k-1)^2 Q_L - 2(k+1)\sqrt{4kQ_L^2 - (k-1)^2} - 2(k-1)^2 Q_L \left( \frac{\omega}{\omega_m} \right)^2 \right]^2 + \left[ 3(k-1)^2 - 8kQ_L^2 + 2(k+1)Q_L \sqrt{4kQ_L^2 - (k-1)^2} \right] \left( \frac{\omega}{\omega_m} \right) + \left[ 8kQ_L^2 - 2(k+1)Q_L \sqrt{4kQ_L^2 - (k-1)^2} - (k-1)^2 \right] \left( \frac{\omega}{\omega_m} \right)^3 \right)^2 \right\}^{\frac{1}{2}}$$
(3.55)

By setting the angular frequency to  $\omega_m$  in equation (3.55), the magnitude response at the matching condition is obtained as

$$|H(j\omega)| = \frac{1}{2\sqrt{k}} = \frac{1}{2}\sqrt{\frac{R_2}{R_1}}$$
 (3.56)

which is expected as the  $\Pi$ -match network is an impedance transformer. Let  $S(\omega) = |H(j\omega)|/|H(j\omega_m)|$ . Then,  $S(\omega,Q_L,k)$  can be used to determine the lower limit of  $Q_L$  for a specified harmonic rejection, once the impedance transformation ratio k is determined. Typically, the second- and third-order harmonic rejections are specified. By substituting  $\omega = 2\omega_m$  and  $3\omega_m$  in the definition of  $S(\omega)$  and then using equations (3.55) and (3.56), the lower limit of  $Q_L$  can be determined.

$$S(2\omega_{m}, Q_{L}, k) = 2\sqrt{k} \left[ (k+1)Q_{L} - \sqrt{4kQ_{L}^{2} - (k-1)^{2}} \right]$$

$$\left/ \left\{ \left( \left[ (k+1)^{2} - 4(k-1)^{2} \right] Q_{L} - (k+1)\sqrt{4kQ_{L}^{2} - (k-1)^{2}} \right)^{2} + \left[ 24kQ_{L}^{2} - 6(k+1)Q_{L}\sqrt{4kQ_{L}^{2} - (k-1)^{2}} - (k-1)^{2} \right]^{2} \right\}^{\frac{1}{2}}$$

$$(3.57)$$

$$S(3\omega_{m}, Q_{L}, k) = 2\sqrt{k} \left[ (k+1)Q_{L} - \sqrt{4kQ_{L}^{2} - (k-1)^{2}} \right]$$

$$\left/ \left\{ \left( \left[ (k+1)^{2} - 18(k-1)^{2} \right] Q_{L} - (k+1)\sqrt{4kQ_{L}^{2} - (k-1)^{2}} \right)^{2} + \left[ 96kQ_{L}^{2} - 24(k+1)Q_{L}\sqrt{4kQ_{L}^{2} - (k-1)^{2}} - 9(k-1)^{2} \right]^{2} \right\}^{\frac{1}{2}}$$

$$(3.58)$$

Once the desired levels of harmonic rejection are specified, we can establish the second constraint on  $Q_L$ .

$$Q_L = max(Q_{L,H2}, Q_{L,H3}) (3.59)$$

The  $Q_L$  values for the second- and third-order harmonic rejections can be obtained from the graphical approach using equations (3.57) and (3.58), respectively. These  $Q_L$  values are denoted as  $Q_{L,H2}$  and  $Q_{L,H3}$ .

The parasitic impact is a further design factor for defining QL. Assume that, as is typically the case, the parasitic resistance of the inductor accounts for the majority of the loss and that capacitors are less lossy. In Figure 3.22, the  $\Pi$ -match network is redrew with this parasitic resistance r clearly visible.

Two consequences of the inductor's parasitic resistance would result in non-ideal power transfer:

- 1. It results in a direct loss of power in the network, and
- 2. It results in an impedance mismatch, which prevents some of the RF power



Figure 3.22: Π-match network with inductor's parasitic resistance.

from reaching the output since it is reflected back.  $P_{loss}$  and  $P_{refl}$  are the terms used to refer to the network power loss and the reflected power, respectively.  $P_{out}$  is the output power dissipated at  $R_2$ , whereas  $P_{in}$  stands for the input power at the  $\Pi$ -match network and  $P_{AV}$  stands for the available power from the source  $V_S$ . So, using the idea of energy conservation, we may say

$$P_{AV} = P_{in} + P_{refl} (3.60)$$

$$P_{in} = P_{out} + P_{loss} \tag{3.61}$$

Consider the Thevenin equivalent circuit given in Figure 3.23, where  $V_{Th}$  represents the Thevenin equivalent voltage and  $R_A$ ,  $R_B$ ,  $X_A$ , and  $X_B$  are described in equation (3.40), to examine the circuit near matching condition.

Define the "unloaded Q" as  $Q_u = X_L/r$ . Because at matching conditions  $R_A = R_B$ by design,  $X_L = X_A + X_B$ , and  $Q_L = X_L/(R_A + R_B)$  by definition, we have

$$r = \frac{X_L}{O_u} = 2R_A \frac{Q_L}{O_u} \tag{3.62}$$

$$r = \frac{X_L}{Q_u} = 2R_A \frac{Q_L}{Q_u}$$

$$I = \frac{V_{Th}}{R_A + R_B + r + j(X_L - X_A - X_B)} = \frac{V_{Th}}{2R_A} \frac{1}{1 + \frac{Q_L}{Q_u}}$$
(3.62)



Figure 3.23: Circuit of the  $\Pi$ -match network's Thevenin equivalent at close to matching frequency.

The available power can be determined using  $P_{AV} = V_{Th}^2/(4R_A)$  according to definition [36]. Using equations (3.62) and (3.63) along with  $P_{out} = |I|^2 R_B$  and  $P_{loss} = |I|^2 r$ , we can therefore obtain

$$\frac{P_{loss}}{P_{AV}} = \frac{2Q_L/Q_u}{(1 + Q_L/Q_u)^2}$$
(3.64)

$$\frac{P_{refl}}{P_{AV}} = \frac{(Q_L/Q_u)^2}{(1 + Q_L/Q_u)^2}$$
 (3.65)

$$\frac{P_{out}}{P_{in}} = \frac{1}{1 + 2Q_L/Q_u} \tag{3.66}$$

$$\frac{P_{out}}{P_{AV}} = \frac{1}{(1 + Q_L/Q_u)^2} \tag{3.67}$$

Obviously,  $P_{loss} = P_{refl} = 0$  and  $P_{in} = P_{out} = P_{AV}$  exist if the inductor is lossless, or if  $Q_u$  is infinite. The  $Q_u$  can often range from 30 to 80 if the inductor is built off-chip. For wireless communication applications in particular,  $Q_L$  is typically within 5 to meet the bandwidth requirement in (3.50) for power amplifier matching purposes. Consequently, it is reasonable to assume that  $Q_L/Q_u \ll 1$ . According to this supposition, the direct power loss component,  $P_{loss}$ , is the predominant parasitic power loss mechanism, and equations (3.66) and (3.67) converge.

If the matched network's insertion loss is specified as

$$IL = 10\log \frac{P_{AV}}{P_{out}} \tag{3.68}$$

then if the minimal insertion loss is specified and the available inductor quality factor is given (or its range is known), there may be additional design restriction of

the 
$$Q_L$$
:

$$Q_L \le Q_u \left( 10^{IL_{min}/20} - 1 \right) \tag{3.69}$$

In conclusion, the selection of  $Q_L$  can be limited by (3.50), (3.59), and (3.69). The design process described in this section can be used to design the component values of the  $\Pi$ -match network once its value has been determined.

#### 3.2.3 Multi Section Matching Network

Multiple sections of the aforementioned fundamental matching topologies make up multisection matching, as the name implies. A multisection matching network that is the cascade of L-match sections is shown in Figure 3.24.



Figure 3.24: Multi-section matching network.

In general, a matching network with more stages has a wider matching bandwidth [36]. As a result, a multisection matching network is commonly employed to achieve broadband match. However, a multisection matching network with more components can introduce more power loss. Therefore, a 2-stage matching network is commonly used to achieve a wider bandwidth, as depicted in Figure 3.25.

The load impedance  $R_L$  is transformed to an intermediate impedance,  $R_m$ , and finally to the termination impedance  $R_T$  by the two-stage matching network. Though the selection of Rm may in theory be random, in practice it is generally advisable to fix  $R_m$  so that the impedance transformation ratio between the two stages remains constant:

$$\frac{R_L}{R_m} = \frac{R_m}{R_T} \tag{3.70}$$

The components in a two-stage system undergo less stress when the voltage swing progresses uniformly through both stages. This can be achieved by keeping the



Figure 3.25: A two-stage matching network diagram.

impedance transformation ratio the same for both stages, as stated by reference [37].

#### 3.2.4 Capacitively Coupled Resonators

Two RLC resonators can be coupled by means of a capacitor  $C_C$  as shown in Figure 3.26 [38]. When  $R_1 = R_2 = R$ ,  $C_1 = C_2 = C$  and  $L_{C1} = L_{C2} = L_C$ , the admittance parameters of this two-port network are



Figure 3.26: Capacitively coupled resonators schematic [6].

$$Y_{11} = Y_{22} = \frac{1}{R} + \frac{1}{sL_C} + s(C + C_C) = \frac{1}{R} \left[ 1 + Q\left(\frac{s}{\omega_0} + \frac{\omega_0}{s}\right) \right]$$
(3.71)

$$Y_{21} = Y_{12} = -sC_C = -\frac{sk_CQ}{\omega_0R} \tag{3.72}$$

Where

$$\omega_0 = \frac{1}{\sqrt{L_C \left(C + C_C\right)}}\tag{3.73}$$

$$Q = \frac{R}{\omega_0 L_C} = \omega_0 R \left( C + C_C \right) \tag{3.74}$$

$$k_c = \frac{C_C}{C + C_C} \tag{3.75}$$

The two-port network's transimpedance can be determined as [38,39]

$$Z_{21} = \frac{-Y_{[21]}}{Y_{11}Y_{22} - Y_{12}Y_{21}}$$

$$= \frac{s^3k_CQ\omega_0R}{\left[Q(1+k_C)s^2 + s\omega_0 + Q\omega_0^2\right]\left[Q(1-k_C)s^2 + s\omega_0 + Q\omega_0^2\right]}$$
(3.76)

Assuming high quality factor, the two complex poles of  $Z_{21}$  can be calculated as

$$\omega_L = \frac{1}{\sqrt{L_C \left(C + 2C_C\right)}}\tag{3.77}$$

$$\omega_H = \frac{1}{\sqrt{L_C C}} \tag{3.78}$$

A higher  $C_C$  provides for a wider band-pass bandwidth at the expense of the network's quality factor Equation (3.74) and in-band ripple.

#### 3.2.5 Inductively Coupled Resonators

An inductor  $L_c$  can be used to couple two RLC tanks, resulting in a filter with a schematic shown in Figure 3.27 [40,41] expressed as.



Figure 3.27: Inductively coupled resonators schematic [6].

$$Y_{11} = Y_{22} = \frac{1}{R} + \frac{L_{LC} + L_L}{sL_LL_C} + sC = \frac{1}{R} \left[ 1 + Q \left( \frac{s}{\omega_0} + \frac{\omega_0}{s} \right) \right]$$
(3.79)

$$Y_{21} = Y_{12} = -\frac{1}{sL_{IC}} = -\frac{\omega_0 k_L Q}{sR}$$
 (3.80)

where

$$\omega_0 = \frac{1}{\sqrt{\frac{L_L L_{LC}}{L_L + L_{LC}}}} \tag{3.81}$$

$$Q = \frac{R(L_L + L_{LC})}{\omega_0 L_L L_{LC}} = \omega_0 RC$$
 (3.82)

$$k_L = \frac{L_L}{L_{IC} + L_L} \tag{3.83}$$

The two-port network's transimpedance value can be calculated using

$$Z_{21} = \frac{\omega_0^3 k_L Q R s}{\left[Q s^2 + s \omega_0 + Q (1 + k_L) \omega_0^2\right] \left[Q s^2 + s \omega_0 + Q (1 - k_L) \omega_0^2\right]}$$
(3.84)

If we assume a high quality factor, we can determine the two complex poles of  $Z_{21}$  as follows:

$$\omega_L = \frac{1}{L_L C} \tag{3.85}$$

$$\omega_H = \frac{1}{\frac{L_L L_{LC}}{2L_L + L_{LC}C}}$$
 (3.86)

Opting for a smaller  $L_{LC}$  value can result in a wider band-pass bandwidth, but it also leads to higher in-band ripple.

#### 3.2.6 Magnetically Coupled Resonators

A transformer can be realized by using two magnetically coupled inductors [42]. Figure 3.28 shows the resulting schematic of the 2-port network, along with three equivalent models.

The Y-parameter matrix can be defined when the losses are represented as ideal



Figure 3.28: Transformer (a) schematic symbol, (b) equivalent T-section model, (c) Z-parameter and d Y-parameter 2-port models [6].

resistors in parallel with ideal inductors.

$$\begin{bmatrix} I_1 \\ I_2 \end{bmatrix} = \begin{bmatrix} Y_{11} & Y_{12} \\ Y_{21} & Y_{22} \end{bmatrix} \begin{bmatrix} V_1 \\ V_2 \end{bmatrix} = \begin{bmatrix} \frac{1}{R_{P,p}} + \frac{1}{j\omega L_p(1-k^2)} & \frac{k}{j\omega\sqrt{(L_pL_s)}(1-k^2)} \\ \frac{k}{j\omega\sqrt{(L_pL_s)}(1-k^2)} & \frac{1}{R_{P,s}} + \frac{1}{j\omega L_s(1-k^2)} \end{bmatrix} \begin{bmatrix} V_1 \\ V_2 \end{bmatrix}$$
(3.87)

The parallel resistor and self-inductance of the primary and secondary windings are denoted as  $R_{P,p}$ ,  $L_p$ ,  $R_{P,s}$ , and  $L_s$ , respectively.

The practical limitations of on-chip transformers are similar to those of on-chip inductors. However, there are two main differences. Firstly, transformers exhibit a lower self-resonant frequency due to the presence of parasitic inter-winding capacitance. Secondly, the magnetic field between the two coils is more confined, thereby reducing the negative impact of dummies when compared to inductors [43,44].

A transformer can be used to couple two RLC tanks together, as shown in Figure 3.29 [45]. Assuming  $R_1 = R_2 = R$ ,  $C_1 = C_2 = C$ , and  $L_{M1} = L_{M2} = L_M$ , it is easy to obtain the admittance parameters of this two-port network by using the Y-parameter model of the transformer given in equation (3.87).

$$Y_{11} = Y_{22} = \frac{1}{R} + \frac{1}{sL_M(1 - k_M^2)} + sC = \frac{1}{R} \left[ 1 + Q\left(\frac{s}{\omega_0} + \frac{\omega_0}{s}\right) \right]$$
(3.88)

$$Y_{21} = Y_{12} = \frac{k_M}{sL_M (1 - k_M^2)} = \frac{k_M \omega_0 Q}{sR}$$
 (3.89)



Figure 3.29: Magnetically coupled resonators schematic [6].

where

$$\omega_0 = \frac{1}{\sqrt{L_M \left(1 - k_M^2\right)}C} \tag{3.90}$$

$$Q = \frac{R}{\omega_0 L_M \left(1 - k_M^2\right)} = \omega_0 RC \tag{3.91}$$

The transimpedance value of the two-port network can be determined by

$$Z_{21} = \frac{-\omega_0^3 k_M Q R s}{\left[Q s^2 + s \omega_0 + Q (1 + k_M) \omega_0^2\right] \left[Q s^2 + s \omega_0 + Q (1 - k_M) \omega_0^2\right]}$$
(3.92)

If we assume a high quality factor, we can determine the two complex poles of  $Z_{21}$  as follows:

$$\omega_L = \frac{1}{\sqrt{L_M (1 + |k_M|) C}}$$
 (3.93)

$$\omega_H - \frac{1}{\sqrt{L_M \left(1 - |k_M|\right)C}} \tag{3.94}$$

Increasing the magnetic coupling coefficient k leads to a wider band-pass band-width of the filter. However, it comes at the cost of increased in-band ripple and Q-factor of the filter as shown in equation 3.91.



Figure 3.30: Wide-band matching network design environment using ADS.

## 3.3 Wideband Matching Network Design using ADS

#### 3.3.1 Input Matching Network Design

The proposed CMOS power amplifier's input matching network is made to match the impedance of the input signal source to the amplifier's impedance for effective power transfer. It often includes passive parts like transmission lines, inductors, and capacitors.

The intended performance and operating frequency of the power amplifier determine the precise architecture of the input matching network. L-section matching, T-section matching, and distributed matching are examples of common matching topologies.

The proposed input matching network's goals are to reduce input signal reflection, increase power transmission, and provide impedance transformation so that the source impedance can be matched to the amplifier's input impedance. This makes sure the power amplifier functions as efficiently as possible and outputs the most power possible.

By using ADS software, we have selected appropriate component values and dimensions based on the desired frequency response, impedance transformation ratio, and power handling capabilities.



Figure 3.31: Input matching network of proposed CMOS power amplifier.

Table 3.1: Component value of input matching network, Figure 3.31.

| $\overline{C}$ | $L_1$     | $L_2$    | $L_3$    |
|----------------|-----------|----------|----------|
| 355.13 fF      | 53.745 pH | 24.23 pH | 68.55 pH |

#### 3.3.2 Interstage Matching Network Design

In multi-stage amplifier designs, interstage matching networks are employed to maintain impedance matching and guarantee effective power transmission between stages. In order to match the input impedance of one stage to the output impedance of the following stage, these networks are positioned between successive amplifier stages, Figure 3.35.



Figure 3.32: Interstage matching network design using ADS.

#### 3.4 Dual Band PA Circuit

### 3.4.1 Single Stage PA

The cascode amplifier has an extremely high input resistance and a voltage gain that can reach  $A^2$  when the CS and CG variants are combined. A single stage power amplifier (PA) designed by the superimposed staggered technique shown in Figure 3.33.

Table 3.2: Component value of interstage matching network.

| $C_1$    | $C_2$    | $L_1$      | $L_2$   | $C_3$    | $L_3$    |
|----------|----------|------------|---------|----------|----------|
| 56.28 fF | 225.8 fF | 110.143 pH | 3.72 pH | 7.696 pF | 83.94 pH |



Figure 3.33: Single stage power amplifier without matching network...

#### **Operating Point Analysis**

For effective and linear amplification in a power amplifier, the transistor should be operating in the saturation area. The transistor is biased in the saturation region when the drain-source voltage ( $V_{DS}$ ) is high enough to maintain a fully open channel and the gate-source voltage ( $V_{GS}$ ) is greater than the threshold voltage ( $V_{th}$ ).

The transistor can reach its maximum current carrying capacity and low output impedance by operating in the saturation region. The power amplifier circuit benefits from high gain, high output power, and good linearity as a result.

By choosing appropriate DC operating points, such as the drain current ( $I_D$ ) and the drain-source voltage ( $V_{DS}$ ) levels, the transistor must be properly biased in order to function correctly in the saturation area. Depending on the specific needs of the power amplifier circuit, such as the intended output power, linearity, and efficiency, the biasing conditions may change.



Figure 3.34: (a) Drain current ( $I_D$ ) vs  $V_{DD}$  when changing  $V_{G1-CG}$  (b) Drain current ( $I_D$ ) vs  $V_{DD}$  when changing  $V_{G1-CS}$ .

To select the operating point at the saturation region from Figure 3.34a, select supply voltage  $V_{DD}$  is 3.6V,  $V_{G1-CG}$  is 2.7V, and saturate current 56.76 mA. To maintain a saturation current of 56.76 mA, the  $V_{G1-CS}$  should be 0.9V shown in Figure 3.34b.

Table 3.3: Component value of first stage PA, Figure 3.33.

| $C_2$ $C_3$            |             | $R_1$         | $R_2$         | $L_4$     |  |
|------------------------|-------------|---------------|---------------|-----------|--|
| 810 fF                 | 860 fF      | 11 kΩ         | 11 kΩ         | 242 pH    |  |
| $\overline{V_{G1-CG}}$ | $V_{G1-CS}$ | $M1_{W/L}$    | $M2_{W/L}$    | $V_{DD1}$ |  |
| 2.7 V                  | 0.9 V       | 160 μm/180 nm | 160 μm/180 nm | 3.6 V     |  |

#### 3.4.2 Two Stage PA

In order to provide more gain and bandwidth, a second stage is connected to the first stage.



Figure 3.35: Two stage power amplifier without matching network...

#### 3.4.3 Two Stage PA With Matching Network

An input-matching network is designed to match the transistor's impedance with the source impedance. An interstage matching network is also designed tomatch the first and second stages' impedances.



Figure 3.36: First stage of proposed power amplifier with input matching network.



Figure 3.37: Second stage of proposed PA with interstage matching network



Figure 3.38: With input and an interstage matching network, a two-stage power amplifier.

# Chapter 4

## **RESULT & ANALYSIS**

#### 4.1 Result



Figure 4.1: (a)  $S_{11}$  parameter of a single-stage power amplifier (shown in Figure 3.33) without matching network. (b)  $S_{12}$  parameter of a single-stage power amplifier (shown in Figure 3.33) without matching network.

The value of  $S_{11}$  of a single-stage power amplifier is -0.17 dB at frequency 18 GHz, which indicates poor input matching. This means a significant portion of the power is being reflected back rather than absorbed by the amplifier, leading to inefficiency. The Return Loss ( $S_{12}$ ) parameter represents the power reflected back from Port 2 (the incident signal) to Port 1 (the reflected signal) in a two-port network. The value of  $S_{12}$  a single-stage power amplifier is less than -30 dB through the BW.



Figure 4.2: (a)  $S_{21}$  parameter of a single-stage power amplifier (shown in Figure 3.33) without matching network. (b)  $S_{22}$  parameter of a single-stage power amplifier (shown in Figure 3.33) without matching network.

The maximum value of  $S_{21}$  of a single-stage power amplifier is 3.78 dB at resonance frequency 18 GHz, which indicates poor power gain, which is not enough for real-life applications. The  $S_{22}$  parameter is a measure of how well the power amplifier matches the impedance at its output. A lower magnitude of  $S_{22}$  indicates a better match between the output impedance of the power amplifier and the load impedance, resulting in less power being reflected back. A higher magnitude indicates a higher level of reflection and poor impedance matching. The value of  $S_{22}$  of single-stage PA is -1.9 dB at 18 GHz, which is insufficient for an output-matching network.



Figure 4.3: (a)  $S_{11}$  parameter of a two-stage power amplifier (shown in Figure 3.35) without matching network. (b)  $S_{12}$  parameter of a two-stage power amplifier (shown in Figure 3.35) without matching network.

To increase gain and bandwidth, a second stage was introduced with the first stage. Now the value of  $S_{11}$  is -1.5 dB at 15 GHz, which means the matching is improved compared with a single-stage power amplifier. The value of input return loss ( $S_{12}$ ) is less than -50 dB throughout the BW.



Figure 4.4: (a)  $S_{21}$  parameter of a two-stage power amplifier (shown in Figure 3.35) without matching network. (b)  $S_{22}$  parameter of a two-stage power amplifier (shown in Figure 3.35) without matching network.

The maximum value of  $S_{21}$  of a two-stage power amplifier is 24 dB at 15 GHz, which indicates a significant enhancement compared to the single-stage amplifier. However, the gain decreases drastically as the frequency increases, which limits the bandwidth, and the value of  $S_{22}$  is less than -3 dB through 20 GHz to 50 GHz.



Figure 4.5: (a)  $S_{11}$  parameter of a two-stage power amplifier (shown in Figure 3.38) with input and interstage matching network. (b)  $S_{12}$  parameter of a two-stage power amplifier (shown in Figure 3.38) with input and interstage matching network.

To improve input impedance matching and inter-stage impedance matching, an input matching network is introduced at the input side of the proposed PA, and an inter-stage matching network is also introduced between the first and second stages of the proposed PA. The proposed PA network achieves better input matching with  $S_{11}$  values of -16.38 dB at 27.12 GHz and -10.22 dB at 32.33 GHz. This indicates that a larger portion of the power is being absorbed by the amplifier rather than being reflected back. The proposed PA also exhibits good reverse isolation ( $S_{12}$ ) of -40 dB over the frequency range of 25 to 35 GHz.



Figure 4.6: (a)  $S_{21}$  parameter of a two-stage power amplifier (shown in Figure 3.38) with input and interstage matching network. (b)  $S_{22}$  parameter of a two-stage power amplifier (shown in Figure 3.38) with input and interstage matching network.

The maximum value of  $S_{21}$  at 26.41 GHz is 27.55 dB, indicating a higher power gain compared to the previous stages. Average gain and gain at matching frequencies: The average gain across the frequency range of 25 to 35 GHz is 21.78 dB. At the matching frequencies of 27.12 GHz and 32.33 GHz, the gain values are 25 dB and 18.96 dB, respectively. These gains demonstrate the improvement achieved through the matching network. The proposed PA exhibits good output matching with  $S_{22}$  values of less than -5 dB, indicating that a small portion of the output power is reflected back.



Figure 4.7: (a) Noise factor of a two-stage power amplifier (shown in Figure 3.38) with input and interstage matching network. (b) P1db compression curve of a two-stage power amplifier (shown in Figure 3.38) with input and interstage matching network.

The noise factor of a power amplifier is a measure of how much the amplifier degrades the signal-to-noise ratio of the input signal. A lower noise factor indicates better performance, as it means that the amplifier is introducing less additional noise to the signal. Ideally, a power amplifier should have a noise factor as close to 1 as possible, indicating that it adds minimal noise to the input signal. The noise factor of proposed PA is less than 5 dB through 25 GHz to 35 GHz. The P1dB of the proposed PA is (-8.14 dBm, 15.86 dBm). This refers to the output power level at which the gain decreases by 1 dB from its constant value. The  $P_{sat}$  value is (12dBm, 18.79dBm) which represents the maximum power level that the amplifier can handle without distortion.

### 4.2 Analysis

The given results describe the performance of a dual-band single-stage CMOS power amplifier circuit and its improvement through the addition of a second stage and matching networks. The key findings and implications of each stage and the matching network are given below.

- 1. Single-stage CMOS power amplifier: The single stage CMOS power amplifier shown in Figure 3.33 and S parameter simulation results  $S_{11}$ ,  $S_{12}$ ,  $S_{21}$  and  $S_{22}$  are shown in Figure 4.1a, 4.1b, 4.2a and 4.2b respectively.
  - $S_{11}$ : The value of  $S_{11}$  at -0.17 dB indicates poor impedance matching at 18 GHz. This means that a significant portion of the power is being reflected back rather than absorbed by the amplifier, leading to inefficiency.
  - $S_{21}$ : The small value of 3.8 dB for  $S_{21}$  indicates low power gain. This is primarily due to the parasitic capacitances and frequency-dependent transconductance of the CMOS transistors used in the amplifier circuit. These factors reduce the effective gain, especially at higher frequencies.
- 2. Second stage addition: The second stage was added using a staggered tuning technique to enhance gain and bandwidth. The two stage CMOS power amplifier shown in Figure 3.35 and S parameter simulation results  $S_{11}$ ,  $S_{12}$ ,  $S_{21}$  and  $S_{22}$  are shown in Figure 4.3a, 4.3b, 4.4a and 4.4b respectively.
  - $S_{11}$ : The value of -1.5 dB for  $S_{11}$  suggests that input impedance matching has improved compared to the single-stage amplifier. However, further improvement may still be required.
  - $S_{21}$ : The power gain of 24 dB at 15 GHz indicates a significant enhancement compared to the single-stage amplifier. However, the gain decreases drastically as the frequency increases, which limits the bandwidth
- 3. Matching network design: An input matching network and interstage matching network were designed using ADS (Advanced Design System) to improve impedance matching. The two stage dual band CMOS power amplifier shown in Figure 3.38 and S parameter simulation results  $S_{11}$ ,  $S_{12}$ ,  $S_{21}$  and  $S_{22}$  are shown in Figure 4.5a, 4.5b, 4.6a and 4.6b respectively.
  - $S_{11}$ : The proposed PA network achieves better input matching with  $S_{11}$  values of -16.38 dB at 27.12 GHz and -10.22 dB at 32.33 GHz. This indicates

- that a larger portion of the power is being absorbed by the amplifier rather than being reflected back.
- $S_{21}$ : The maximum value of  $S_{21}$  at 26.41 GHz is 27.55 dB, indicating a higher power gain compared to the previous stages. Average gain and gain at matching frequencies: The average gain across the frequency range of 25 to 35 GHz is 21.78 dB. At the matching frequencies of 27.12 GHz and 32.33 GHz, the gain values are 25 dB and 18.96 dB, respectively. These gains demonstrate the improvement achieved through the matching network.
- Output return loss ( $S_{22}$ ): The proposed PA exhibits good reverse isolation with  $S_{22}$  values of less than -5 dB, indicating that a small portion of the output power is reflected back.
- Reverse isolation ( $S_{12}$ ) The proposed PA also exhibits good reverse isolation of -40 dB over the frequency range of 25 to 35 GHz.

#### Other important parameters:

- 1. 1 dB compression point (P1dB): The P1dB of the proposed PA is (-8.14 dBm, 15.86 dBm). This refers to the output power level at which the gain decreases by 1 dB from its constant value. Operating below the compression point is crucial to avoid non-linear behavior, distortion, and the generation of harmonics and intermodulation products.
- 2.  $P_{sat}$ : The  $P_{sat}$  value of 12 dBm represents the maximum power level that the amplifier can handle without distortion. It is an important parameter for amplifier design and characterization.

In summary, the initial single-stage CMOS power amplifier showed poor impedance matching and limited power gain. Through the addition of a second stage and the design of matching networks, improvements in input matching, power gain, bandwidth, and output return loss were achieved. The proposed PA demonstrated better performance in terms of gain, matching, and reverse isolation. However, it is important to operate the amplifier below its 1 dB compression point to avoid non-linear effects.

## 4.3 Performance Comparison Table

Table 4.1: Performance comparison with the wideband PA.

| Ref. | CMOS    | Gain     | Freq  | $P_{1dB}$ | P <sub>sat</sub> | FBW         |
|------|---------|----------|-------|-----------|------------------|-------------|
|      | Tech.   | (dB)     | (GHz) | (dBm)     | (dBm)            | (GHz)       |
| This |         |          |       |           |                  | (20.1%)     |
|      | 90 nm   | 25       | 27.12 | 15.86     | 18.79            | (25.66-     |
| Work |         |          |       |           |                  | 31.1)       |
| [35] | 180 nm  | 12.0     | 18    | 12.3      | 16.6             | (44.44%)    |
|      |         |          |       |           |                  | (14-22)     |
| [46] | 180 nm  | 16.3     | 22    | 14.3      | 16.8             | (18.2%)     |
|      |         |          |       |           |                  | (20-24)     |
| [47] | 180 nm  | 15.2     | 26    | 16        | 19.5             | (58.8%)     |
|      |         |          |       |           |                  | (18-33)     |
| [48] | 65 nm   | 20.6     | 15.5  | 11.6      | 13.9             | (33.8%)     |
|      |         |          |       |           |                  | (13.5-19)   |
| [49] | 28 nm   | 15.7     | 30    | 13.2      | 14               | (13.2%)     |
|      |         |          |       |           |                  | (27.4-32.2) |
| [50] | 28 nm 2 | 21.2     | 24    | 18.2      | 19.7             | (31.7%)     |
|      |         | <u> </u> | 24    |           |                  | (21.8-30)   |

# Chapter 5

## CONCLUSION

In conclusion, the study looked into CMOS power amplifier design and optimization for improved gain and bandwidth in the 25GHz to 35GHz frequency range. Due to parasitic capacitances and frequency-dependent transconductance, the first single-stage power amplifier design had trouble matching input impedances and had lower gain. However, the cascaded power amplifier showed increased gain performance at a lower frequency by adding a second stage and using a staggered tuning strategy. In order to achieve better impedance matching, the design also included matching networks, which led to increased gain and decreased return loss. Gain, bandwidth, and matching performance of the power amplifier were successfully increased by the optimization efforts.

The proposed PA design impedance matched at two points: 27.12 GHz and 32.32 GHz compared to whole 25-35 GHz. That means the impedance hasn't matched perfectly throughout the bandwidth. So, there is scope of designing the impedance matching network perfectly in future. Due to the presence of parasitic capacitance, there are some oscillations in the magnitude of  $S_{21}$  parameter (power gain). We have to minimize the value of the parasitic capacitance of the power amplifier to reduce the oscillation in power gain curve.

#### 5.1 Future Work

1. Explore Higher CMOS Technologies: The thesis paper focuses on designing CMOS power amplifiers using 90 nm CMOS technology. In the future, it would be beneficial to investigate the performance of power amplifiers using more advanced CMOS technologies, such as 65 nm, 45 nm, 28 nm or even smaller nodes. This would allow for higher integration levels, improved performance,

and potentially reduced power consumption.

- 2. Investigate Different Circuit Topologies: The thesis paper may have focused on a specific circuit topology for power amplifiers. In the future, it would be interesting to explore different circuit architectures, such as Class F, Class G, or Class H, to determine their suitability for enhanced gain and bandwidth. Each circuit topology has its own advantages and limitations, so studying alternative options could provide valuable insights.
- 3. Implement Advanced Techniques for Bandwidth Enhancement: The thesis paper has employed staggered tuning technique using 2 stage power amplifier to enhance the bandwidth of the CMOS power amplifiers. Future work could involve investigating and implementing more advanced techniques like harmonic tuning, active inductors, or advanced matching networks to further improve the bandwidth performance.
- 4. Study Power Amplifier Linearity: The thesis paper may have primarily focused on gain and bandwidth enhancements. However, power amplifier linearity is another crucial aspect to consider, especially for applications where the amplifier needs to handle high-power signals. Future research could focus on studying linearity improvement techniques, such as linearization circuits or predistortion techniques, to achieve enhanced linearity while maintaining high gain and wide bandwidth.

Overall, the research outcomes demonstrate the potential for enhancing CMOS power amplifier performance in wideband applications. By addressing the limitations and implementing design improvements, it is possible to achieve higher gain, wider bandwidth, and better impedance matching. The proposed recommendations pave the way for future research and development in this field, enabling the realization of high-performance CMOS power amplifiers for next-generation wideband communication systems.

# **Bibliography**

- [1] C.-C. Huang, W.-T. Chen, and K.-Y. Chen, "High efficiency linear power amplifier for ieee 802.11g wlan applications," *IEEE Microwave and Wireless Components Letters*, vol. 16, no. 9, pp. 508–510, 2006.
- [2] S. Sahu and A. Deshmukh, "Design of high efficiency two stage power amplifier in 0.13μm rf cmos technology for 2.4ghz wlan application," *International Journal of VLSI Design & Communication Systems*, vol. 4, pp. 31–40, 08 2013.
- [3] G. Liu, "Fully integrated cmos power amplifier." https://www2.eecs.berkeley.edu/Pubs/TechRpts/2006/EECS-2006-162.html, 2006. Accessed on May 2, 2023.
- [4] H. QIAN, "Analysis and design of cmos radio-frequency power amplifiers." https://oaktrust.library.tamu.edu/bitstream/handle/1969.1/161560/ QIAN-DISSERTATION-2017.pdf?sequence=1&isAllowed=y, 2017. Accessed on May 2, 2023.
- [5] A. R. IntgCkts, "L-matching." https://analog.intgckts.com/impedance-matching/1-matching/. Accessed: May 3, 2023.
- [6] M. Vigilante and P. Reynaert,  $G_m$  Stage and Passives in Deep-Scaled CMOS, pp. 41–47. Cham: Springer International Publishing, 1 ed., 2018.
- [7] S. N. Ali, P. Agarwal, S. Gopal, S. Mirabbasi, and D. Heo, "A 25–35 ghz neutralized continuous class-f cmos power amplifier for 5g mobile communications achieving 26% modulation pae at 1.5 gb/s and 46.4% peak pae," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 66, no. 2, pp. 834–847, 2019.
- [8] T. I. Badal, M. B. I. Reaz, M. A. S. Bhuiyan, and N. Kamal, "Cmos transmitters for 2.4-ghz rf devices: Design architectures of the 2.4-ghz cmos transmitter for rf devices," *IEEE Microwave Magazine*, vol. 20, no. 1, pp. 38–61, 2019.

BIBLIOGRAPHY Page 63 of 68

- [9] M. Bhuiyan, Y. Zijie, J. Yu, M. B. I. Reaz, N. Kamal, and T.-G. Chang, "Active inductor based fully integrated cmos transmit/ receive switch for 2.4 ghz rf transceiver," *Anais da Academia Brasileira de Ciências*, vol. 88, 05 2016.
- [10] R. Kumar, M. Kumar, and Balraj, "Design and implementation of a high efficiency cmos power amplifier for wireless communication at 2.45 ghz," *Proceedings International Conference on Communication Systems and Network Technologies, CSNT* 2012, 05 2012.
- [11] A. Hussain, S. Ghayyib, and A. Ezzulddin, "Toward a fully integrated 2.4 ghz differential pair class-e power amplifier using on-chip rf power transformers for bluetooth systems," *AEU International Journal of Electronics and Communications*, vol. 69, 09 2014.
- [12] Q. Cai, W. Che, G. Shen, and Q. Xue, "Wideband high-efficiency power amplifier using d/crlh bandpass filtering matching topology," *IEEE Transactions on Microwave Theory and Techniques*, vol. 67, no. 6, pp. 2393–2405, 2019.
- [13] C. Ramella, A. Piacibello, R. Quaglia, V. Camarchia, and M. Pirola, "High efficiency power amplifiers for modern mobile communications: The load-modulation approach," *Electronics*, vol. 6, p. 96, 11 2017.
- [14] C.-C. Lin, C.-H. Yu, H.-C. Kuo, and H.-R. Chuang, "Design of 60-ghz 90-nm cmos balanced power amplifier with miniaturized quadrature hybrids," in 2014 *IEEE Topical Conference on Power Amplifiers for Wireless and Radio Applications* (*PAWR*), pp. 52–54, 2014.
- [15] P. Reynaert, *CMOS RF Power Amplifiers for Mobile Communications*, pp. 377 410. 10 2010.
- [16] J. Fritzin, "Power amplifier circuits in cmos technologies.." http://www.diva-portal.org/smash/record.jsf?pid=diva2%3A240432&dswid=5205, 2012. Accessed on May 11, 2023.
- [17] O. Lee, "High efficiency switching cmos power amplifiers for wireless communications.." https://smartech.gatech.edu/bitstream/handle/1853/37145/lee\_ockgoo\_200912\_phd.pdf, 2009. Accessed on May 11, 2023.
- [18] H. Choi, H. Jung, and K. Shung, "Power amplifier linearizer for high frequency medical ultrasound applications," *Journal of Medical and Biological Engineering*, vol. 35, pp. 226–235, 04 2015.

BIBLIOGRAPHY Page 64 of 68

- [19] C. Grewing, K. Winterberg, S. van Waasen, M. Friedrich, G. Puma, A. Wiesbauer, and C. Sandner, "Fully integrated distributed power amplifier in cmos technology, optimized for uwb transmitters," in 2004 IEE Radio Frequency Integrated Circuits (RFIC) Systems. Digest of Papers, pp. 87–90, 2004.
- [20] H. C. Hsu, Z. W. Wang, and G. K. Ma, "A low power cmos full-band uwb power amplifier using wideband rlc matching method," in 2005 IEEE Conference on Electron Devices and Solid-State Circuits, pp. 233–236, 2005.
- [21] S. Jose, H.-J. Lee, D. Ha, and S. Choi, "A low-power cmos power amplifier for ultra wideband (uwb) applications," in 2005 IEEE International Symposium on Circuits and Systems (ISCAS), pp. 5111–5114 Vol. 5, 2005.
- [22] Y. Chang, Y. Wang, and H. Wang, "A k-band high-op1db common-drain power amplifier with neutralization technique in 90-nm cmos technology," *IEEE Microwave and Wireless Components Letters*, vol. 29, no. 12, pp. 795–797, 2019.
- [23] O. Z. Alngar, W. S. El-Deeb, El-Sayed, and M. El-Rabaie, "On-line predistortion algorithm for nonlinear power amplifiers with memory effects based on real-valued time-delay neural network," in 2018 35th National Radio Science Conference (NRSC), pp. 338–344, 2018.
- [24] J. Zhong, D. Zhao, and X. You, "A ku-band cmos power amplifier with seriesshunt lc notch filter for satellite communications," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 68, no. 5, pp. 1869–1880, 2021.
- [25] J. Roderick and H. Hashemi, "A 0.13µm cmos power amplifier with ultra-wide instantaneous bandwidth for imaging applications," in 2009 IEEE International Solid-State Circuits Conference Digest of Technical Papers, pp. 374–375,375a, 2009.
- [26] Y. Liu, T. Ma, P. Guan, L. Mao, and B. Chi, "A g-band wideband bidirectional transceiver front-end in 40-nm cmos," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 66, no. 5, pp. 798–802, 2019.
- [27] R. Sapawi, R. Pokharel, M. D.A.A, H. Kanaya, and K. Yoshida, "A 0.9–3.5 ghz high linearity, good efficiency cmos broadband power amplifier using stagger tuning technique," *Microwave and Optical Technology Letters*, vol. 54, 12 2012.
- [28] R.-M. Weng, C.-Y. Liu, and P.-C. Lin, "A low-power full-band low-noise amplifier for ultra-wideband receivers," *IEEE Transactions on Microwave Theory and Techniques*, vol. 58, no. 8, pp. 2077–2083, 2010.

BIBLIOGRAPHY Page 65 of 68

- [29] X. Mi, Y. Kawano, O. Toyoda, T. Suzuki, S. Ueda, T. Hirose, and K. Joshin, "Miniaturized microwave tunable bandpass filters on high-k ltcc," in 2010 Asia-Pacific Microwave Conference, pp. 139–142, 2010.
- [30] J. Shim, T. Yang, and J. Jeong, "Design of low power cmos ultra wide band low noise amplifier using noise canceling technique," *Microelectronics Journal*, vol. 44, pp. 821–826, 09 2013.
- [31] M. H. Taghavi, P. Ahmadi, L. Belostotski, and J. W. Haslett, "A stagger-tuned transimpedance amplifier," *IEEE Transactions on Very Large Scale Integration* (VLSI) Systems, vol. 24, no. 4, pp. 1460–1469, 2016.
- [32] S. Ray and M. M. Hella, "A 10 gb/s inductorless agc amplifier with 40 db linear variable gain control in 0.13um cmos," *IEEE Journal of Solid-State Circuits*, vol. 51, no. 2, pp. 440–456, 2016.
- [33] J. Luo, J. He, G. Feng, A. Apriyana, Q. Huang, and H. Yu, "A broadband cmos amplifier in d band using pole-tuning technique with t-type network," in 2018 *IEEE MTT-S International Wireless Symposium (IWS)*, pp. 1–3, 2018.
- [34] T. H. Jang, K. P. Jung, J.-S. Kang, C. W. Byeon, and C. S. Park, "120-ghz 8-stage broadband amplifier with quantitative stagger tuning technique," *IEEE Transactions on Circuits and Systems I: Regular Papers*, vol. 67, no. 3, pp. 785–796, 2020.
- [35] O. Z. Alngar, A. Barakat, and R. K. Pokharel, "High pae cmos power amplifier with 44.4% fbw using superimposed dual-band configuration and dgs inductors," *IEEE Microwave and Wireless Components Letters*, vol. 32, no. 12, pp. 1423–1426, 2022.
- [36] G. Gonzalez, *Microwave transistor amplifiers: analysis and design*. Division of Simon and Schuster One Lake Street Upper Saddle River, NJ United States: Prentice-Hall, Inc., second ed., 1997.
- [37] S. Cripps, *RF Power Amplifiers for Wireless Communications*. Artech, second ed., 2006.
- [38] F. Vecchi, S. Bozzola, E. Temporiti, D. Guermandi, M. Pozzoni, M. Repossi, M. Cusmai, U. Decanis, A. Mazzanti, and F. Svelto, "A wideband receiver for multi-gbit/s communications in 65 nm cmos," *IEEE Journal of Solid-State Circuits*, vol. 46, no. 3, pp. 551–561, 2011.

BIBLIOGRAPHY Page 66 of 68

- [39] D. M. Pozar, *Microwave Engineering*. New York, United States of America: Wiley, 4 ed., 2012.
- [40] C.-H. Li, C.-N. Kuo, and M.-C. Kuo, "A 1.2-v 5.2-mw 20-30-ghz wideband receiver front-end in 0.18 um cmos," *IEEE Transactions on Microwave Theory and Techniques*, vol. 60, pp. 3502–3512, 11 2012.
- [41] J. Zhao, M. Bassi, A. Bevilacqua, A. Ghilioni, A. Mazzanti, and F. Svelto, "A 40–67ghz power amplifier with 13dbm psat and 16% pae in 28 nm cmos lp," in *ESSCIRC* 2014 40th European Solid State Circuits Conference (ESSCIRC), pp. 179–182, 2014.
- [42] J. Long, "Monolithic transformers for silicon rf ic design," *IEEE Journal of Solid-State Circuits*, vol. 35, no. 9, pp. 1368–1382, 2000.
- [43] D. Zhao and P. Reynaert, "A 60-ghz dual-mode class ab power amplifier in 40-nm cmos," *IEEE Journal of Solid-State Circuits*, vol. 48, no. 10, pp. 2323–2337, 2013.
- [44] F.-W. Kuo, R. Chen, K. Yen, H.-Y. Liao, C.-P. Jou, F.-L. Hsueh, M. Babaie, and R. B. Staszewski, "A 12mw all-digital pll based on class-f dco for 4g phones in 28nm cmos," in 2014 Symposium on VLSI Circuits Digest of Technical Papers, pp. 1–2, 2014.
- [45] M. Vigilante and P. Reynaert, "20.10 a 68.1-to-96.4ghz variable-gain low-noise amplifier in 28nm cmos," in 2016 IEEE International Solid-State Circuits Conference (ISSCC), pp. 360–362, 2016.
- [46] Y.-N. Jen, J.-H. Tsai, C.-T. Peng, and T.-W. Huang, "A 20 to 24 ghz +16.8 dbm fully integrated power amplifier using 0.18  $\mu$ m cmos process," *IEEE Microwave and Wireless Components Letters*, vol. 19, no. 1, pp. 42–44, 2009.
- [47] C.-W. Kuo, H.-K. Chiou, and H.-Y. Chung, "An 18 to 33 ghz fully-integrated darlington power amplifier with guanella-type transmission-line transformers in 0.18um cmos technology," *IEEE Microwave and Wireless Components Letters*, vol. 23, no. 12, pp. 668–670, 2013.
- [48] B. Chen, L. Lou, K. Tang, Y. Wang, J. Gao, and Y. Zheng, "A 13.5–19 ghz 20.6-db gain cmos power amplifier for fmcw radar application," *IEEE Microwave and Wireless Components Letters*, vol. 27, no. 4, pp. 377–379, 2017.

BIBLIOGRAPHY Page 67 of 68

- [49] S. Shakib, H.-C. Park, J. Dunworth, V. Aparin, and K. Entesari, "A highly efficient and linear power amplifier for 28-ghz 5g phased array radios in 28-nm cmos," *IEEE Journal of Solid-State Circuits*, vol. 51, no. 12, pp. 3020–3036, 2016.
- [50] J. Lee and S. Hong, "A 24–30 ghz 31.7% fractional bandwidth power amplifier with an adaptive capacitance linearizer," *IEEE Transactions on Circuits and Systems II: Express Briefs*, vol. 68, no. 4, pp. 1163–1167, 2021.

BIBLIOGRAPHY Page 68 of 68