# Variability Analysis of Sense Amplifier for FinFET Subthreshold SRAM Applications

Ming-Long Fan, Student Member, IEEE, Vita Pi-Ho Hu, Member, IEEE, Yin-Nien Chen, Pin Su, Member, IEEE, and Ching-Te Chuang, Fellow, IEEE

Abstract—This paper investigates the impact of intrinsic random variability on the robustness of sense amplifier (SA) for fin-shaped field-effect transistor (FinFET) subthreshold static random access memory (SRAM) applications. We employ a modelassisted statistical approach to consider both fin line edge roughness (fin LER) and work function variation, which are regarded as the major variation sources in an advanced FinFET device. Our results indicate that fin LER dominates the overall variability of subthreshold SA robustness and sensing margin. In addition, it is observed that the offset voltage  $(V_{\rm OS})$  of current latch SA calculated solely from threshold voltage  $(V_T)$  mismatch underestimates the actual variation and is shown to be optimistic. For large-signal single-ended inverter sensing, we find that sense "0" hinders the allowable sensing margin and needs to be carefully designed. Compared with bulk CMOS, the superior electrostatic integrity and variability of FinFET enhance the feasibility of differential sensing in subthreshold SRAM applications.

Index Terms—Fin-shaped field-effect transistor (FinFET), sense amplifier (SA), subthreshold circuit, variability.

#### I. INTRODUCTION

UE TO its superior gate control and variability immunity, In-shaped field-effect transistor (FinFET) has demonstrated satisfactory scalability and feasibility for mass production beyond the 22-nm technology node [1]. The improved I<sub>ON</sub>/I<sub>OFF</sub> ratio and reduced leakage current of FinFET also facilitate subthreshold circuit design for ultra-low-power applications [2]. Due to ever-increasing capacity requirements, static random access memory (SRAM) cells are usually designed with minimum-size or sub-groundrule devices and suffer severe impact from variability, particularly in an ultra-lowpower subthreshold operation. Several novel cell structures have been proposed to replace the conventional 6 T SRAM cell for subthreshold applications [3]–[5]. The adoption of a FinFET device for subthreshold SRAM applications has been shown in [5]-[7] to exhibit significant advantages in cell stability and variability compared with the planar bulk counterpart.

Fig. 1 illustrates the schematic of a simplified SRAM array in the READ operation. In addition to the robustness of SRAM

Manuscript received July 17, 2012; revised September 11, 2012; accepted October 26, 2012. Date of publication January 9, 2013; date of current version February 1, 2013. This work was supported in part by the Ministry of Economic Affairs in Taiwan under Contract 100-EC-17-A-01-S1-124, in part by the National Science Council of Taiwan under Contract NSC 100-2628-E-009-024-MY2, and in part by the Ministry of Education in Taiwan under the ATU Program. This brief was recommended by Associate Editor M. Alioto.

The authors are with the Department of Electronics Engineering and the Institute of Electronics, National Chiao Tung University, Hshichu 30010, Taiwan (e-mail: pinsu@faculty.nctu.edu.tw).

Color versions of one or more of the figures in this brief are available online at http://ieeexplore.ieee.org.

Digital Object Identifier 10.1109/TCSII.2012.2231016



Fig. 1. Schematics of SRAM array in the READ operation and the sense amplifiers considered in this work.

cell, the functionality of the sense amplifier (SA) determines the correctness of the sensing action [8], [9] and merits detailed investigation. Compared with our previous work in [7] and [8], an improved variability analysis with a model-assisted statistical approach is carried out to efficiently consider multiple variation sources [fin line edge roughness (fin LER) and work function variation (WFV)] simultaneously for evaluating the robustness of subthreshold FinFET SA. For the variation sources considered in this work, fin LER is found to greatly influence the robustness of subthreshold SA. In addition, the use of multiple-fin design in subthreshold SRAMs to improve the cell stability [6] and sensing margin [8] is found to be marginal and increases the total area. Hence, in this study, our analysis is based on single-fin FinFET with  $L_{\rm eff}=25$  nm,  $W_{\mathrm{fin}}=7$  nm,  $H_{\mathrm{fin}}=20$  nm, and EOT =0.65 nm on the SOI substrate (relevant geometries are defined in the inset of Fig. 3). In addition, the values of mobility have been calibrated with the measured 25-nm gate-length FinFET transistor [10] and the threshold voltage for NMOS/PMOS is designed around  $\pm 0.45$  V for the subthreshold operation. The remainder of this paper is organized as follows. Section II describes the framework of the model-based approach used in this study. With the established framework, two commonly used SAs, the current latch SA (CLSA) and large-signal single-ended inverter, are investigated in the presence of random variations in Section III. Finally, the conclusion is drawn in Section IV.

# II. FRAMEWORK OF THE MODEL-BASED STATISTICAL APPROACH

Two SAs evaluated in this work are shown in Fig. 1: 1) small-signal differential sensing using CLSA [11] and

- 2) large-signal single-ended inverter sensing. For CLSA,



Fig. 2. Verifications of (a)  $V_{\rm OS}$  and (b)  $V_{\rm trip}$  model for CLSA and the inverter sense amplifier, respectively. The values of  $W_{\rm fin}$  and work function are varied in ND1 (for CLSA) and pull-down NFET (for inverter) devices. (c) The impact of individual  $W_{\rm fin}$  sensitivity on CLSA  $V_{\rm OS}$ . Our models exhibit satisfactory accuracy with errors smaller than 3 mV for the cases studied.

the high-going sense enable (SE) signal activates CLSA as bit-line/bit-line bar (BL/BLB) differential voltage reaches the specified value that should be larger than the input offset voltage ( $V_{\rm OS}$ , due to current mismatch between two branches) of CLSA [12]. For large-signal single-ended sensing, an inverter is employed to sense either the BL or BLB signal.

Using the subthreshold drain current model reported in [13], the  $V_{\rm OS}$  can be calculated by solving Kirchhoff's current law at all possible nodes in CLSA while considering possible device variations. The value of BL (or BLB) is then iteratively solved to balance the currents between two branches. For the inverter SA, Kirchhoff's current law is applied in the output node with various input voltages to construct the voltage transfer curve [6] and find the corresponding trip voltage  $(V_{\rm trip})$ . Fig. 2 shows the verification of the accuracy of our model in describing the  $W_{\rm fin}$  and work function (WF) dependencies. As can be seen, our models exhibit excellent agreement with technology computer-aided design (TCAD) mixed-mode simulations for the cases studied. In this paper, we consider the impact of static current mismatch due to variability and ignore the contribution of parasitic capacitance fluctuations.

Fig. 3 shows the  $I_{\rm d}-V_{\rm g}$  dispersion of FinFET MOSFET using TCAD atomistic Monte Carlo simulations [14] accounting for fin LER and WFV simultaneously. Due to the long computation time and computational resources required in 3-D TCAD atomistic simulations, the sample size used in this work is limited to 200, which has been shown to be adequate and is commonly used for TCAD statistical assessments [15]. Fin LER, resulting from the rough line edge pattern along the



Fig. 3. The distribution of  $I_{\rm d}-V_{\rm g}$  characteristics of FinFET considering fin LER and WFV simultaneously. The inset shows the geometry definitions of SOI FinFET and the variation sources considered in this work.

channel length, are considered by the Fourier synthesis approach with correlation length ( $\Delta$ ) = 20 nm and RMS amplitude  $(\Lambda) = 1.5$  nm [15]. In addition, due to the variation in grain size and grain orientation, the resulting WF differs from device to device, resulting in  $V_T$  variations [16], [17]. To assess WFV, the poly-grain pattern in the metal-gate stack (Fig. 3) is randomly generated with the assigned grain size and probability for different grain orientations [18]. It can be seen that at  $V_{\rm dd}$  = 0.4 V, a satisfactory  $I_{ON}/I_{OFF}$  ratio  $(9.6 \times 10^3)$  is observed under the worst-case condition. Based on the simulated fin LER and WFV dispersions, the approach in [7] is applied to build model libraries for the variability analysis of subthreshold FinFET SAs. In the subthreshold region, device subthreshold swing (S.S.) and OFF-state current ( $I_{OFF}$ ) are used to calibrate individual FinFET characteristic from the distribution of fin LER and WFV. For fin LER with an irregular fin pattern (Fig. 3), the  $I_{\rm d}-V_{\rm g}$  characteristics can be described by a set of effective fin width  $(W_{\rm fin})$  and effective WF that produce the same S.S. and I<sub>OFF</sub> as that from TCAD atomistic simulations. Using a similar approach as in [7], Fig. 4 demonstrates the calibrations of the model library in terms of S.S. and I<sub>OFF</sub> with excellent accuracy across the distribution caused by fin LER.

To create the model library for WFV, a planar single-gate device with a gate area identical to the area of FinFET sidewall gate is simulated, and the drain current dispersion is shown in Fig. 5. Because WFV does not impact device electrostatic integrity directly (while fin LER does), the observed S.S. variation is negligible and the  $V_{\rm T}$  difference with respect to the nominal case alone can be used to build the model library. For FinFET with double sidewall gates, the value of WF for each gate is sampled independently from the library to emulate the actual case with both gates suffering WFV.

### III. ANALYSIS OF SUBTHRESHOLD FinFET SA

With the model libraries, the influences of device variability on SA robustness are analyzed in this section. As can be seen in Fig. 6(a), the proposed model-assisted statistical approach



Fig. 4. Calibration of the model with TCAD atomistic simulations to build the library for fin LER at (a) three extreme cases, and the error analysis of (b) S.S. and (c)  $I_{\rm OFF}$  for each device.



Fig. 5. Calibration of WFV-induced effective  $\Phi_{\rm m}(V_{\rm T})$  shifts for TiN metal gate with the optimized grain size (3 nm). The single-gate MOSFET with gate area identical to one of the FinFET sidewall gate is simulated in this work.



Fig. 6. (a) Comparison of  $V_{\rm OS}$  variation between TCAD atomistic simulations and model-assisted approach considering fin LER and WFV and (b) the  $V_{\rm OS}$  variation at various  $V_{\rm dd}$ .

shows fairly good agreement with TCAD mixed-mode simulations in describing the  $V_{\rm OS}$  dispersion at  $V_{\rm dd}=0.4~V.$  Fig. 6(b) compares the values of  $\sigma V_{\rm OS}$  between three different



Fig. 7. Comparisons of  $V_{\rm T},\,I_{\rm D},$  and S.S. fluctuations. Fin LER dominates FinFET overall variations due to its larger S.S. variation in the subthreshold region.



Fig. 8. Variability comparison of CLSA and inverter sense amplifier. The inset verifies the  $V_{\rm trip}$  distribution between TCAD simulation and model-assisted approach at  $V_{\rm dd}=0.4$  V.

approaches at various  $V_{\rm dd}$ . In addition to the  $V_{\rm OS}$  variations calculated from the model-assisted approach, the  $\ensuremath{V_{\mathrm{T}}}$  mismatch between the ND1/ND2 transistors (see Fig. 1) is calculated and used to approximate the actual  $V_{\rm OS}$  variations in the presence of fin LER and WFV. It is found that the model-assisted approach considering both fin LER and WFV exhibits larger VOS variation and stronger V<sub>dd</sub> dependence, whereas negligible V<sub>dd</sub> dependence and less impact are observed for the case considering WFV only. Furthermore, opposite V<sub>dd</sub> dependence is observed for the case using V<sub>T</sub> mismatch alone, which also significantly underestimates  $\sigma V_{OS}$ , particularly at lower  $V_{dd}$ . This can be explained in Fig. 7, which shows the device-level comparisons of S.S., V<sub>T</sub>, and I<sub>D</sub> variations induced by fin LER and WFV in the subthreshold region. It can be seen that the  $V_{\rm T}$ variations from fin LER and WFV are comparable. However, the degraded S.S. fluctuation caused by fin LER results in larger drain current variation ( $\sigma I_D/I_D$  in the inset of Fig. 7) and the variation becomes significantly worse with the decreasing gate voltage (deeper subthreshold), leading to the obvious increase



Fig. 9. The determinations of the sensing margin for (a) differential CLSA and (b) large-signal inverter sense amplifier. The horizontal orange lines represent the dispersions of (a)  $V_{\rm OS}$  and (b)  $V_{\rm trip}$ .

in  $\sigma V_{\rm OS}$  (using model-assisted approach) with decreasing  $V_{\rm dd}$ . In Fig. 8,  $V_{\rm trip}$  variations (for inverter) are assessed and compared with  $\sigma V_{\rm OS}$  (for CLSA). It can be seen that the inverter SA exhibits better variation immunity ( $\sigma V_{\rm trip} < \sigma V_{\rm OS}$ ).

Similar to the methodology in [8] and [19], in this work, the extreme bit-line voltages during the READ operation are determined by the conventional 6T SRAM cells with least/ nominal/most "cell" READ and Standby leakage currents for the analysis of the sensing margin and performance. To evaluate the possible bit-line voltages, the worst-case data pattern where all unselected cells have identical data opposite to that in the selected cell is investigated. The calculated bit-line voltages are shown in Fig. 9 for differential CLSA and large-signal inverter sensing schemes at t = 500 nsec. In addition, the calculated  $V_{\rm OS}$  and  $V_{\rm trip}$  dispersions are applied to determine the allowable sensing margins. For CLSA, in order to correctly sense the signal, the values of the BL/BLB differential voltage should be larger than the maximum of the  $V_{\rm OS}$  dispersion. Thus, the differential sensing scheme can afford up to 102 (i.e., 64) cells per bit-line. For large-signal sensing in Fig. 9(b), sense "0" and "1" margins are defined as the voltage difference between the BL/BLB levels and inverter  $V_{\rm trip}$ . To ensure the correct sense "0" operation, the low-going BL voltages must be lower than the minimum of V<sub>trip</sub> dispersion, while the "high-held" BLB



Fig. 10. Performance comparison of differential (CLSA) and large-signal (inverter) sensing schemes at  $V_{\rm dd}=0.4~V$ . The inset shows the ratio of Time-To-Sense using model approach and merely  $V_{\rm T}$  mismatch method to determine  $V_{\rm OS}$  for CLSA. The Time-To-Sense is defined as the time required to develop viable margin for a certain number of cells per bit-line.

voltage should stay above the maximum of the  $V_{\rm trip}$  dispersion for correct sense "1" action.

The "high-held" BLB voltage is held by the pull-up PMOS (which holds the cell "1" storage node) and access NMOS of the selected cell. Due to the superior  $I_{\rm ON}/I_{\rm OFF}$  ratio in the FinFET device, the leakage through the "OFF" access transistors of unselected cells on the selected bit-line has limited impact on the sense "1" margin. On the other hand, as the "low-going" BL voltage is pulled down, the READ current from the selected cell decreases and eventually vanishes, whereas the leakage through the "OFF" access transistors of unselected cells on the selected bit-line increases due to larger  $V_{\rm DS}$  across the "OFF" access transistors. As such, the sense "0" margin is significantly worse than the sense "1" margin, and the low-going BL voltage exhibits larger dispersion. This can be clearly seen in Fig. 9 where the worse sense "0" margin limits the allowable number of cells per bit-line (43, i.e., 32, cells in this case).

Fig. 10 compares the Time-To-Sense (defined as the time required to develop viable margin for a certain number of cells per bit-line) among two SAs for different number of cells per bit-line. As expected, the large-signal sensing scheme requires longer Time-To-Sense (poor performance) than the differential CLSA sensing. However, the difference between the CLSA and inverter SA is insignificant. The result validates the feasibility of small-signal differential sensing for the FinFET subthreshold SRAM applications. The inset of Fig. 10 also shows the ratio of Time-To-Sense using model and V<sub>T</sub> mismatch approaches to determine the value of VOS for various numbers of cells per bit-line. The larger VOS variation predicted by the modelassisted approach reduces the sensing margin, thus requiring longer Time-To-Sense compared with the case using merely V<sub>T</sub> mismatch. As such, the performance is overestimated by about 57% using  $V_{\mathrm{T}}$  mismatch method, and longer SE time is necessary to ensure correct sensing operation.

## IV. CONCLUSION

We have employed a model-based statistical framework to efficiently evaluate the robustness of FinFET SAs in the presence

of multiple variation sources. Our results indicate that fin LER dominates over WFV in the subthreshold region and the impact increases with decreasing  $V_{\rm dd}.$  It is also observed that for CLSA, the offset voltage calculated solely from the threshold voltage mismatch underestimates the actual dispersion, and the error will increase with decreasing  $V_{\rm dd}.$  For large-signal inverter sensing, a sense "0" margin limits the overall sensing margin and a flexible fin height design [20] to increase the trip voltage is a possible method to improve the margin. In summary, the superior electrostatic integrity and better immunity to device variability of FinFET render small-signal differential sensing scheme viable for FinFET subthreshold SRAM applications.

#### ACKNOWLEDGMENT

The authors are grateful to the National Center for High-Performance Computing in Taiwan for computational facilities and software.

#### REFERENCES

- [1] E. Karl, Y. Wang, Y.-G. Ng, Z. Guo, F. Hamzaoglu, U. Bhattacharya, K. Zhang, K. Mistry, and M. Bohr, "A 4.6 GHz 162 Mb SRAM Design in 22 nm tri-gate CMOS technology with integrated active VMIN-enhancing assist circuitry," in *Proc. IEEE ISSCC Tech. Dig.*, 2012, pp. 230–232.
- [2] F. Crupi, M. Alioto, J. Franco, P. Magnone, M. Togo, N. Horiguchi, and G. Groesenken, "Understanding the basic advantages of bulk FinFET for sub- and near-threshold logic circuits from device measurements," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 59, no. 7, pp. 439–442, Jul. 2012.
- [3] I.-J. Chang, J.-J. Kim, S. P. Park, and K. Roy, "A 32kb 10 T subthreshold SRAM array with bit-interleaving and differential read scheme in 90 nm CMOS," in *Proc. IEEE ISSCC Tech. Dig.*, 2008, pp. 388–622.
- [4] M.-H. Chang, Y.-T. Chiu, and W. Hwang, "Design and iso-area V<sub>min</sub> analysis of 9T subthreshold SRAM with bit-interleaving scheme in 65-nm CMOS," *IEEE Trans. Circuits Syst. II, Exp. Briefs*, vol. 59, no. 7, pp. 429–433, Jul. 2012.
- [5] C.-Y. Hsieh, M.-L. Fan, V. P.-H. Hu, P. Su, and C.-T. Chuang, "Independently-controlled-gate FinFET schmitt trigger sub-threshold SRAMs," *IEEE Trans. Very Large Scale Integr. (VLSI) Syst.*, vol. 20, no. 7, pp. 1201–1210, Jul. 2012.
- [6] M.-L. Fan, Y.-S. Wu, V. P.-H. Hu, P. Su, and C.-T. Chuang, "Investigation of cell stability and write ability of FinFET subthreshold SRAM using analytical SNM model," *IEEE Trans. Electron Devices*, vol. 57, no. 6, pp. 1375–1381, Jun. 2010.
- [7] M.-L. Fan, Y.-S. Wu, V. P.-H. Hu, C.-Y. Hsieh, P. Su, and C.-T. Chuang, "Comparison of 4T and 6T FinFET SRAM cells for subthreshold operation considering variability—A model-based approach," *IEEE Trans. Electron Devices*, vol. 58, no. 3, pp. 609–616, Mar. 2011.

- [8] M.-L. Fan, V. P.-H. Hu, Y.-N. Chen, P. Su, and C.-T. Chuang, "Comparison of differential and large-signal sensing scheme for subthreshold/superthreshold FinFET SRAM considering variability," in *Proc. VLSI-TSA*, Apr. 2012, pp. 1–2.
- [9] J. F. Ryan and B. H. Calhoun, "Minimizing offset for latching voltagemode sense amplifiers for sub-threshold operation," in *Proc. ISQED*, Mar. 2008, pp. 127–132.
- 10] C.-Y. Chang, T.-L. Lee, C. Wann, L.-S. Lai, H.-M. Chen, C.-C. Yeh, C.-S. Chang, C.-C. Ho, J.-C. Sheu, T.-M. Kwok, F. Yuan, S.-M. Yu, C.-F. Hu, J.-J. Shen, Y.-H. Liu, C.-P. Chen, S.-C. Chen, L.-S. Chen, L. Chen, Y.-H. Chiu, C.-Y. Fu, M.-J. Huang, Y.-L. Huang, S.-T. Hung, J.-J. Liaw, H.-C. Lin, H.-H. Lin, L.-T. S. Lin, S.-S. Lin, Y.-J. Mii, E. Ou-Yang, M.-F. Shieh, C.-C. Su, S.-P. Tai, H.-J. Tao, M.-H. Tsai, K.-T. Tseng, K.-W. Wang, S.-B. Wang, J. J. Xu, F.-K. Yang, S.-T. Yang, and C.-N. Yeh, "A 25-nm gate-length FinFET transistor module for 32 nm node," in *Proc. IEEE IEDM Tech. Dig.*, Dec. 2009, pp. 293–296.
- [11] T. Kobayashi, K. Nogami, T. Shirotori, and Y. Fujimoto, "A current-controlled latch sense amplifier and a static power-saving input buffer for low-power architecture," *IEEE J. Solid-State Circuits*, vol. 28, no. 4, pp. 523–527, Apr. 1993.
- [12] B. Wicht, T. Nirschl, and D. Schmitt-Landsiedel, "Yield and speed optimization of a latch-type voltage sense amplifier," *IEEE J. Solid-State Circuits*, vol. 39, no. 7, pp. 1148–1158, Jul. 2004.
- [13] Y.-S. Wu and P. Su, "Sensitivity of gate-all-around nanowire MOSFETs to process variations—A comparison with multigate MOSFETs," *IEEE Trans. Electron Devices*, vol. 55, no. 11, pp. 3042–3047, Nov. 2008.
- [14] Sentaurus TCAD, C2010-03 Manual, Sentaurus Device, , Synopsis, Mountain View, CA, 2010.
- [15] E. Baravelli, A. Dixit, R. Rooyackers, M. Jurczak, N. Speciale, and K. D. Meyer, "Impact of line-edge-roughness on FinFET matching performance," *IEEE Trans. Electron Devices*, vol. 54, no. 9, pp. 2466–2474, Sep. 2007.
- [16] A. R. Brown, N. M. Iris, J. R. Watling, and A. Asenov, "Impact of metal gate granularity on threshold voltage variability: A full-scale threedimensional statistical simulation study," *IEEE Electron Device Lett.*, vol. 31, no. 11, pp. 1199–1201, Nov. 2010.
- [17] H. F. Dadgour, K. Endo, V. K. De, and K. Banerjee, "Grain-orientation induced work function variation in nanoscale metal-gate transistors— Part I: Modeling, analysis, and experimental validation," *IEEE Trans. Electron Devices*, vol. 57, no. 10, pp. 2504–2514, Oct. 2010.
- [18] S.-H. Chao, M.-L. Fan, and P. Su, "Investigation and comparison of work function variation for FinFET and ultra-thin-body SOI devices using a voronoi approach," *Extended Abstracts of Int. Conf. on SSDM*, 2012, pp. 785–786.
- [19] T. S. Doorn, E. J. W. Maten, J. A. Croon, A. D. Bucchianico, and O. Wittich, "Importance sampling Monte Carlo simulations for accurate estimation of SRAM yield," in *Proc. ESSCIRC*, Sep. 2008, pp. 230–233.
- [20] A. B. Sachid and C. Hu, "Denser and more stable SRAM using FinFETs with multiple fin heights," *IEEE Trans. Electron Devices*, vol. 59, no. 8, pp. 2037–2041, Aug. 2012.