

## CSE 141L Demo

Runyang Tian, Sarah Reine Bulatao

University of California, San Diego, La Jolla, CA, USA



## Contents

- 1. CPU architecture
- 2. Synthesized schematic
- 3. Software program
- 4. Simulation



### 1.1 ISA

| Type | Format                                           | Corresponding Instructions               |  |  |
|------|--------------------------------------------------|------------------------------------------|--|--|
| SR   | 6-bit op, 3-bit rs<br>6-bit op, 3-bit don't care | ADD, SUB, AND, OR, XOR, SRLR<br>BAN, BOR |  |  |
| LS   | 6-bit op, 3-bit rs                               | LWR, STR                                 |  |  |
| SI   | 6-bit op, 3-bit imm                              | ADDI, SUBI, LWI, BRC, SRL, SLL           |  |  |
| DR   | 3-bit op, 3-bit rs, 3-bit rt                     | EQ                                       |  |  |
| GR   | 3-bit op, 3-bit don't care, 3-bit rs             | MOV                                      |  |  |
| J    | 3-bit op, 6-bit target                           | JR JMP                                   |  |  |



General Purpose Registers: 8-bit r0 to r7

Special Purpose Registers:

### 1.1 ISA

| 1.113A |      |      |                                                          |                                                                                                        |                   | 8-bit acc (Accumulator)                           |
|--------|------|------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------|
|        | NAME | TYPE | BIT BREAKDOWN                                            | EXAMPLE                                                                                                | NOTES             | 8-bit BranchFlag (Used for conditional branching) |
|        | ADD  | SR   | 000000_xxx<br>6-bit op=000000<br>3-bit rs =xxx           | 000000_001<br># Assume Acc = 0000_0010<br># Assume rf[001] = 0000_0001<br># After ADD, Acc = 0000_0011 | Acc = Acc + rs    | 8-bit pc (Program Counter)                        |
|        | SUB  | SR   | 000001_xxx<br>6-bit op=000001<br>3-bit rs =xxx           | 000001_010<br># Assume Acc = 0000_0011<br># Assume rf[010] = 0000_0001<br># After SUB, Acc = 0000_0010 | Acc = Acc - rs    |                                                   |
|        | AND  | SR   | 000010_xxx<br>6-bit op=000010<br>3-bit rs =xxx           | 000010_011<br># Assume Acc = 1100_1100<br># Assume rf[011] = 1010_1010<br># After AND, Acc = 1000_1000 | Acc = Acc & rs    |                                                   |
|        | EQ   | DR   | 100_xxx_yyy 3-bit op = 100 3-bit rs = xxx 3-bit rt = yyy | 100_101_100<br># rs = 101<br># rt = 100<br># rf[101] == rf[100]<br># BranchFlag = 1                    | if(rs == rt) Brar | nchFlag = 1                                       |
|        | MOV  | GR   | 101_ddd_xxx<br>3-bit op=101<br>3-bit ddd<br>3-bit rs xxx | 101_000_001<br># Assume rs = 001<br># Assume acc = 0000_0011<br># rf[001] = 0000_0011                  | rs = acc          | 4                                                 |
|        |      |      |                                                          |                                                                                                        |                   |                                                   |







SR

## **CPU** architecture

### 1.2 Datapath

6-bit op, 3-bit rs 6-bit op, 3-bit don't care

ADD, SUB, AND, OR, XOR, SRLR BAN, BOR





### 1.2 Datapath

LS

6-bit op, 3-bit rs

LWR, STR





#### 1.2 Datapath

SI

6-bit op, 3-bit imm

ADDI, SUBI, LWI, BRC, SRL, SLL













### 1.2 Datapath

3-bit op, 6-bit target

JR, JMP





# Synthesized schematic





# Synthesized schematic





# Synthesized schematic





#### 3.1 Fix2Flt Algorithm Definition

#### 1. Format Definition

**Input FI**: A 16-bit signed fixed-point number.

FI = [ S | I | M ]

S: 1-bit Sign

I: 7-bit Int

M: 8-bit Mantissa

Output FL: A 16-bit floating-point.

FL = [ S | E | M ]

S: 1-bit Sign

E: 5-bit Exponent

M: 10-bit Mantissa

#### 2. Conversion Steps

Sign S:

S = MSB of FI (i.e., FI >> 15).

**Absolute Value V:** 

V = abs(FI).

#### Special Case (Zero):

If FI[14:0] == 0, return a predefined value for zero (positive or negative) and stop.

#### **Normal Conversion:**

**Find offset**, the position of the most significant '1' in V (range 0-14).

**Calculate Exponent E**: E = 21-offset.

**Calculate Mantissa M**: M = The 10 bits from V that immediately follow the most significant '1' or the lowest 8 bits.

#### Combine:

$$F = (S \ll 15) | (E \ll 10) | M.$$



#### 3.1 Fix2Flt Algorithm Definition

Example1: (number > 1)



Example2: (number <=1)





#### 3.2 Testcase selection

Case1: 01110100\_00111100

Case2: 00110100\_11011100

Case3: 00010100\_11001010

Case4: 11110001\_00101110

Case5: 1000000\_00000001

Case6: 11111111\_11111010

Case7: 00000000\_00000000

Case8: 11111111\_1111111

Case9: 01111111\_1111111

Case10: 10000000\_00000000

Have:

number>1: Case1,2,3,9

-1<Number<1 Case6,7,8

Number<-1 Case4,5

Number=+0 Case7

Number=-0 Case10

Very large number Case9

Very small number Case5

All 0 Case7

All 1 Case8



#### 3.3 Assembler

The grammar of our assembly code:

- 1. Case insensitive for all instructions, registers and labels
- 2. Use; in front of the comments
- 3. Allow blank lines
- 4. Use single or multiple blank spaces between instruction, register and immediate number
- 5. Do not use punctuations except comments and labels
- 6. Put label on a separate line and end it with a colon.

In the **first pass**, it reads the source file to find all labels (e.g., LABEL\_1:) and records their memory addresses in a label table.

In the **second pass**, it goes through the instructions again, translating each one into its binary representation and using the completed symbol table to resolve the addresses for any jumps or branches.

**Finally**, it writes the generated binary code to an output file.



```
Machine code
; Assembly code example
LOOP_LOW:
                    ; PC=121
                                                          010010001
LWI 1
                                                          101000000
          ; ACC=1
MOV R0
          ; R0=1
                                                          010111111
SLL 7
          ; ACC=8'B1000 0000
                                                          101000111
MOV R7
          ; R7=8'B1000 0000
                                                          010010000
          : CLEAR ACC
LWI 0
                                                          000011010
OR R2
          ; ACC=DATA LOW
                                                          000010111
AND R7
          ; ACC=DATA LOW&8'B1000 0000
                                                          000110000
BOR
                                                          101000111
          ; R7=(INT1[7]==1)
MOV R7
                                                          010010000
LWI 0
          ; ACC=0
                                                          101000000
                                                          100111000
MOV R0
          ; R0=0
EQ R7 R0
                                                          010101100
BRC EXP_mins_1_low ; if(INT1[7]==0)
                                                          010010101
LWI 5
          ; ACC=5 ; else, jump to LABEL_FINISH
                                                          010111101
SLL 5
          ; ACC=5<<5=160
                                                          010001001
          ; ACC=159
                                                          110000000
SUBI 1
JR
```



### Simulation

[ryantian@Tians-Air ~ % co [ryantian@Tians-Air 141L\_o

0101011101000011

0101001010011011 0100110100110010

1100101101101001

1101011111111111 1010010000000110

11011000000000000

ryantian@Tians-Air 141L\_

10/10

#### CPU floating-point result

Input fixed-point number

Case1: 01110100\_00111100

Case2: 00110100\_11011100

Case3: 00010100 11001010

Case4: 11110001 00101110

Case5: 1000000\_00000001

Case6: 11111111 11111010

Case7: 00000000\_00000000

Case8: 11111111 11111111

Case9: 01111111 11111111

Case10: 10000000 00000000

Python math result

01010111\_01000011

01010010\_10011011

01001101\_00110010

11001011\_01101001

11010111\_11111111

10100100\_00000110

10011100 00000001

00000000 00000000

01010111\_1111111

11011000\_00000000





# Thank you