

JS006888204B1

## (12) United States Patent

Lyding et al.

### (10) Patent No.: US 6,888,204 B1

(45) **Date of Patent:** May 3, 2005

## (54) SEMICONDUCTOR DEVICES, AND METHODS FOR SAME

- (75) Inventors: **Joseph W. Lyding**, Champaign, IL (US); **Karl Hess**, Champaign, IL (US)
- (73) Assignee: The Board of Trustees of the

University of Illinois, Urbana, IL (US)

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35 U.S.C. 154(b) by 0 days.

(21) Appl. No.: 09/160,657

(22) Filed: Sep. 25, 1998

#### Related U.S. Application Data

- (63) Continuation of application No. 09/020,565, filed on Jan. 16, 1998, now Pat. No. 6,147,014, which is a continuation of application No. PCT/US97/00629, filed on Jan. 16, 1997, now abandoned, which is a continuation-in-part of application No. 08/586,411, filed on Jan. 16, 1996, now Pat. No. 5,872,387.
- (51) Int. Cl.<sup>7</sup> ...... H01L 29/76; H01L 31/113
- (52) **U.S. Cl.** ...... **257/405**; 257/651; 257/632; 257/607; 257/327

#### (56) References Cited

#### U.S. PATENT DOCUMENTS

| 3,849,204 A | 11/1974   | Fowler 148/1.5               |
|-------------|-----------|------------------------------|
| 3,923,559 A | 12/1975   | Sinha 148/1.5                |
| 4,027,380 A | * 6/1977  | Deal et al 29/571            |
| 4,113,514 A | 9/1978    | Pankove et al 148/1.5        |
| 4,151,007 A | * 4/1979  | Levinstein et al 438/657     |
| 4,212,100 A | * 7/1980  | Paivinen et al 438/278       |
| 4,239,554 A | * 12/1980 | Yamazaki 136/255             |
| 4,290,825 A | 9/1981    | Dearnaley et al 148/33.4     |
| 4,331,486 A | 5/1982    | Chenevas-Paule et al 148/1.5 |
| 4,352,835 A | * 10/1982 | Holbrook et al 427/552       |
| 4,435,896 A | * 3/1984  | Parrillo et al 438/217       |

| 4,542,512 A | * | 9/1985  | Van Den Beemt 372/46    |
|-------------|---|---------|-------------------------|
| 4,620,211 A |   | 10/1986 | Baliga et al 357/38     |
| 4,796,081 A | * | 1/1989  | Cheung et al 257/751    |
| 4,936,781 A | * | 6/1990  | Mircea et al 438/328    |
| 4,962,065 A | * | 10/1990 | Brown et al 438/792     |
| 4,992,840 A | * | 2/1991  | Haddad et al 257/29     |
| 5,059,551 A |   | 10/1991 | Chevallier et al 437/96 |
| 5,162,892 A | * | 11/1992 | Hayashi et al 257/65    |
| 5,179,029 A |   | 1/1993  | Gottscho et al 437/10   |
| 5,198,880 A | * | 3/1993  | Taguchi et al 257/214   |
| 5,248,348 A |   | 9/1993  | Miyachi et al 136/258   |
| 5,250,446 A |   | 10/1993 | Osawa et al 437/24      |
| 5,254,506 A | * | 10/1993 | Hori 438/769            |
| 5,264,724 A |   | 11/1993 | Brown et al 257/347     |
| 5,320,975 A | * | 6/1994  | Cederbaum et al 438/153 |
| 5,434,440 A | * | 7/1995  | Yoshitomi et al 257/344 |
|             |   |         |                         |

#### (Continued)

#### FOREIGN PATENT DOCUMENTS

WO WO 94/19829 9/1994 ...... H01L/29/40

#### OTHER PUBLICATIONS

Okazaki et al., "Characteristics of Sub-¼-µm Gate Surface Channel PMOSFET's Using a Multilayer Gate Structure of Boron–Doped Poly–Si on Thin Nitrogen–Doped Poly–Si," IEEE Transactions of Electron Devices, vol. 41, No. 12, Dec. 1994, pp. 2369–2375.\*

C.T. Sah, Models and Experiments on Degredation of Oxidized Silicon, 1990, Soild–State Electronics, vol. 33, No. 2, pp. 147–167.\*

#### (Continued)

Primary Examiner—Amir Zarabian Assistant Examiner—Pamela E Perkins

#### (57) ABSTRACT

Described are preferred processes for conditioning semiconductor devices with deuterium to improve operating characteristics and decrease depassivation which occurs during the course of device operation. Also described are semiconductor devices which can be prepared by such processes.

#### 18 Claims, 3 Drawing Sheets



#### U.S. PATENT DOCUMENTS

| 5,514,628 | Λ  | * | 5/1006  | Enomoto et al 438/6    |
|-----------|----|---|---------|------------------------|
| 3,314,020 | А  |   | 5/1990  | Ellollioto et al 436/0 |
| 5,571,339 | Α  |   | 11/1996 | Ringel et al 136/252   |
| 5,693,961 | Α  |   | 12/1997 | Hamada 257/66          |
| 5,711,998 | Α  | * | 1/1998  | Shufflebotham 427/535  |
| 5,744,202 | Α  | * | 4/1998  | Nickel 427/527         |
| 5,822,175 | A  | * | 10/1998 | Azuma 361/321.5        |
| 5,830,575 | Α  | * | 11/1998 | Warren et al 257/629   |
| 5,864,161 | Α  | * | 1/1999  | Mitani et al 257/347   |
| 5,872,387 | Α  |   | 2/1999  | Lyding et al 257/607   |
| 6,023,093 | Α  | * | 2/2000  | Gregor et al 257/632   |
| 6,147,014 | Α  | * | 11/2000 | Lyding et al 438/798   |
| 6,328,801 | B1 | * | 12/2001 | Gary et al 118/688     |

#### OTHER PUBLICATIONS

- A. Uchiyama, H. Fukuda, T. Hayashi, T. Iwabuchi, S. Ohno "High Performance Dual-gate Sub-halfmicron CMOS-FET's with 6nm-thick Nitrided SiO2 Films in an N2O Ambient", *IEDM Tech. Dig. 1990*, pp. 16.6.1–16.6.4.
- "Process Stability of Deuterium-Annealed MOSFET's," W.F. Clark, et al., IEEE Electron Device Letters, vol. 20. No. 1, Jan. 1999, pp. 48–50.
- "Defect Generation in Field–Effect Transistors Under Channel–Hot–Electron Stress," D.J. DiMaria, Journal of Applied Physics, vol. 87, No. 12, Jun. 15, 2000, pp. 8707–8715.
- Physics, Vol. 87, No. 12, Jun. 15, 2000, pp. 8707–8715. Ph. Avouris, R.E. Walkup, A.R. Rossi, T.–C. Shen, G.C. Abeln, J.R. Tucker and J.W. Lyding, "STM–Induced H Atom Desorption From Si(100): Isotope Effects And Site Selectivity", *Chemical Physics Letters*, vol. 257, pp. 148–154 (Jul. 19, 1996).
- G. Ganguly and A. Matsuda, "Light–Induced Defect Densities In Hydrogenated And Deuterated Amorphous Silicon Deposited At Different Substrate Temperatures", *Am. Phys. Soc.*, vol. 49, No. 16, pp. 10 986–10 990 (Apr. 15, 1994). I.P. Ipatova, O.P. Chikalova–Luzina and K. Hess, "Effect Of Localized Vibrations On The Si Surface Concentrations Of H And D", *J. Appl. Phys.*, vol. 83, No. 2, pp. 814–819 (Jan. 15, 1998).

- J.W. Lyding, T.-C. Shen, G.C. Abeln, C. Wang, E.T. Foley and J.R. Tucker, "Silicon Nanofabrication And Chemical Modification By UHV-STM", *Mat. Res. Soc. Symp. Proc.*, vol. 380, pp. 187–197 (1995).
- J.C. Mikkelsen, Jr., "Secondary Ion Mass Spectrometry Characterization Of D<sub>2</sub>O and H<sub>2</sub><sup>18</sup>O Stream Oxidation Of Silicon", *J. Electronic Mat.*, vol. 11, No. 3, pp. 541–558 (1982).
- S.M. Myers and P.M. Richards, "Interactions Of Deuterium With Ion–Irradiated SiO<sub>2</sub> On Si", *J. Appl. Phys.*, vol. 67, No. 9, pp. 4064–4071 (May 1, 1990).
- H. Park and C.R. Helms, "The Effect Of Annealing Treatment On The Distribution Of Deuterium In Silicon And In Silicon/Silicon Oxide Systems", *J. Electrochem. Soc.*, vol. 139, No. 7, pp. 2042–2046 (Jul. 1992).
- N.S. Saks and R.W. Rendell, "The Time-Dependence Of Post-Irradiation Interface Trap Build-Up In Deuterium-Annealed Oxides", *IEEE Transactions On Nuclear Science*, vol. 39, No. 6, pp. 2220–2229 (Dec. 1992).
- N.S. Saks and R.W. Rendell, "Time-Dependence Of The Interface Trap Build-Up In Deuterium-Annealed Oxides After Irradiation", *Appl. Phys. Lett.*, vol. 61, No. 25, pp. 3014–3016 (Dec. 21, 1992).
- T.-C. Shen, C. Wang, G.C. Abeln, J.R. Tucker, J.W. Lyding, Ph. Avouris and R.E. Walkup, "Atomic-Scale Desorption Through Electronic And Vibrational Excitation Mechanisms", *Science*, vol. 268, pp. 1590–1592 (Jun. 16, 1995).
- J.M. Zavada, B.L. Weiss, I.V. Bradley, B. Theys, J. Chevallier, R. Rahbi, R. Addinall, R.C. Newmann and H.A. Jenkinson, "Optical Waveguides Formed By Deuterium Passivation Of Acceptors In Si Doped p—Type GaAs Epilayers", *J. Appl. Phys.*, vol. 71, No. 9, pp. 4151–4155 (May 1, 1992).
- \* cited by examiner



Fig. 1



Fig. 2



Fig. 3

## SEMICONDUCTOR DEVICES, AND METHODS FOR SAME

#### REFERENCE TO RELATED APPLICATIONS

This is a continuation of U.S. patent application Ser. No. 509/020,565 filed Jan. 16, 1998, now issued as U.S. Pat. No. 6,147,014, which is a continuation of international application No. PCT/US97/00629 filed Jan. 16, 1997 which designated the United States, now abandoned, which is a continuation-in-part of U.S. patent application Ser. No. 10 08/586,411 filed Jan. 16, 1996, now issued as U.S. Pat. No. 5,872,387.

#### **GOVERNMENT RIGHTS**

This invention was made with government support under <sup>15</sup> Grant No. N00014-92-J-1519 awarded by the Department of Navy Research. The government has certain rights in the invention.

#### BACKGROUND OF THE INVENTION

The present invention resides in the field of semiconductor devices, and in particular relates to methods for treating semiconductor devices or components thereof in order to reduce the degradation of semiconductor device characteristics over time.

As further background, hydrogen passivation has become a well-known and established practice in the fabrication of semiconductor devices. In the hydrogen passivation process, defects which affect the operation of semiconductor devices are removed. For example, such defects have been described as recombination/generation centers on active components of semiconductor devices. These centers are thought to be caused by dangling bonds which introduce states in the energy gap which remove charged carriers or add unwanted charge carriers in the device, depending in part on the applied bias. While dangling bonds occur primarily at surfaces or interfaces in the device, they also are thought to occur at vacancies, micropores, dislocations, and also to be associated with impurities.

Over the years a number of hydrogen passivation processes have been proposed. For example, U.S. Pat. No. 3,923,559 describes a process in which, in the fabrication of a device such as a metal oxide semiconductor field effect transistor (MOSFET) device, hydrogen gas is introduced into the layer of silicon dioxide prior to deposition of the metal electrodes. Thereafter, the metal electrodes are deposited, thereby trapping the hydrogen gas within the device. Thereafter, the device is annealed at an elevated temperature and the hydrogen previously introduced migrates to the silicon surface to neutralize undesirable interface states produced during device fabrication.

U.S. Pat. No. 4,151,007 describes a passivation process in which the last fabrication step in the device fabrication involves heating the device in an ambient of hydrogen gas at a temperature of 650° C. to 950° C. This final hydrogen anneal step reportedly negated the effects of slow trapping and thus improved the stability of the MOS structures.

U.S. Pat. No. 4,113,514 describes a passivation process which involves exposing the device to atomic hydrogen, for 60 example generated using a glow-discharge apparatus acting upon molecular hydrogen, at a temperature lower than 450° C. Somewhat similarly, U.S. Pat. No. 4,331,486 describes a passivation process in which a hydrogen plasma is created to treat the semiconductor devices with atomic hydrogen.

U.S. Pat. No. 3,849,204 describes a passivation process which involves implanting hydrogen ions in the area of

2

defects, and thereafter annealing the substrate in an inert atmosphere to eliminate the interface states.

Another problem which has arisen in the semiconductor industry is the degradation of device performance by hot carrier effects. This is particularly of concern with respect to smaller devices in which proportionally larger voltages are used. When such high voltages are used, channel carriers can be sufficiently energetic to enter an insulating layer and degrade device behavior. For example, in silicon based P-channel MOSFETs, channel strength can be reduced by trapped energetic holes in the oxide which lead to a positive oxide charge near the drain. On the other hand, in N-channel MOSFETs, gate-2-drain shorts may be caused by electrons entering the oxide and creating interface traps and oxide wear-out. "Drain engineering" has been an emerging field attempting to cope with these problems, for example involving the use of a lightly-doped drain (LDD) in which a lightly-doped extension of the drain is created between the channel and the drain proper. For additional detail as to these and other potential measures for reducing susceptibility to hot carrier effects, reference can be made for example to U.S. Pat. Nos. 5,352,914, 5,229,311, 5,177,571, 5,098,866, 4,859,620, 4,691,433 and 4,521,698. Such solutions are, however, expensive because they typically complicate the fabrication process. Their avoidance, or at least their simplification, would be desirable.

In light of this background there exists a need for improved passivation processes and devices resulting from such processes. The present invention addresses these needs.

#### SUMMARY OF THE INVENTION

It has been discovered that semiconductor devices, for example including MOS devices, can be advantageously treated with deuterium to improve their operational characteristics. Accordingly, one preferred embodiment of the present invention provides a method for treating a semiconductor device which includes a step of passivating the device with deuterium. Semiconductor devices so passivated also form a part of the present invention.

In a more preferred aspect, the invention provides a semiconductor device which includes a semiconductor layer including a Group III, IV or V element, or a mixture thereof. The device also includes an insulative (dielectric) layer atop the semiconductor layer, wherein deuterium atoms are covalently bound to atoms of the Group III, IV or V element in amounts sufficient to significantly increase resilience of the device to hot carrier effects.

Additional embodiments of the invention provide processes in which deuterium-treated semiconductor devices of the invention are operated under conditions which produce hot carrier effects, and in which deuterium is introduced into the semiconductor device after fabrication is complete, and/or in one or more of a variety of fabrication steps, and the introduced deuterium is used to improve the operative characteristics of the device.

Methods and devices of the invention provide unique advantages in the field of semiconductors, their preparation and their use. For example, the provided device demonstrate improved operational characteristics and resist aging or "depassivation" due to hot-carrier effects. Moreover, devices of the invention can be operated using higher voltages to increase performance, while better resisting degradation due to hot-carrier effects. Likewise, methods of the invention are beneficial for preparing radiation hard devices, which are usually operated at higher voltages. Further, methods of the invention can be readily and economically practiced and

incorporated into existing fabrication techniques, and may eliminate the need for costly and/or complicated measures otherwise taken to guard against hot electron effects, for example lightly doped drain (LDD) technology, or provide more processing flexibility in the conduct of such measure. 5

Additional objects, features and advantages of the invention will be apparent from the following description.

#### BRIEF DESCRIPTION OF THE FIGURES

FIG. 1 is a diagram of one illustrative metal oxide semiconductor field effect transistor to which the present invention can be applied.

FIG. 2 is a graph illustrating the comparative time-dependent degradation of the transconductance for five 15 NMOS transistors sintered in hydrogen (solid symbols) and deuterium (open symbols), as discussed in the Experimental.

FIG. 3 is a graph illustrating the comparative time-dependent increase of the threshold voltage for NMOS transistors sintered in hydrogen (solid symbols) and deuterium (open symbols), as discussed in the Experimental.

## DESCRIPTION OF THE PREFERRED EMBODIMENTS

For the purposes of promoting an understanding of the principles of the invention, reference will now be made to embodiments thereof and specific language will be used to describe the same. It will nevertheless be understood that no limitation of the scope of the invention is thereby intended, such alterations, further modifications and applications of the principles of the invention as described herein being contemplated as would normally occur to one skilled in the art to which the invention pertains.

As disclosed above, preferred embodiments of the present 35 invention involve the use of deuterium in the fabrication of semiconductor devices and components thereof. It has been discovered that semiconductor devices can be advantageously treated with deuterium to dramatically improve their operational characteristics. For example, treatment with 40 deuterium provides a reduction in the depassivation or "aging" of semiconductor devices due to hot-carrier effects. Such aging is evidenced, for example, by substantial degradations of threshold voltage, transconductance, or other device characteristics. In accordance with the present 45 invention, semiconductor devices are fabricated using deuterium to condition the devices and stably reduce the extent of these degradations. This can be accomplished, for instance, by disposing molecular (D<sub>2</sub>), atomic (° D) or ionic (D<sup>+</sup>) deuterium in the areas of the device in which protection <sub>50</sub> against hot carrier effects is desired, and causing the deuterium to covalently bond with atoms in the area so as to be stably incorporated, for example bonding to atoms of a semiconductor layer. This covalent bonding can conveniently be achieved by heating. In these regards, the par- 55 ticular modes by which the deuterium is provided to the desired area, e.g. by diffusion of molecular (gaseous) deuterium or implantation of atomic or ionic deuterium, and is caused to be covalently bonded in the desired area, are not critical to the broad aspects of the present invention.

Similarly, the present invention is applicable to a broad range of semiconductor devices and their fabrication processes. Generally speaking the semiconductor devices will include at least one active component therein, for example a diode, transistor, thyristor or the like. Illustrative examples 65 include MOS-based devices such as MOSFET devices, including CMOS and nMOS technology, light-emitting

4

diodes, laser diodes, and the like. In this regard, the MOS-based technology discussed herein is intended to encompass the use of gate conductors other than metals as is commonly practiced, and thus reference to MOS-based devices encompasses other insulated gate technologies (e.g. IGFETs). While aspects of the present invention will now be described in more detail with reference to MOSFETs (i.e. IGFETs), it will be understood that the invention is applicable to the above-mentioned and other semiconductor devices which are susceptible to aging due to hot-carrier effects and generally the effects of energetic charge carriers.

Referring now to FIG. 1, shown is a diagram of an illustrative MOSFET to which the present invention can be applied. The device 11 includes a semiconductive substrate 12, for example comprising one or more members selected from Group III, IV or V of the periodic table. The semiconductive substrate can be a p- or n-type substrate and can, for instance, be doped or undoped crystalline silicon or amorphous silicon, gallium arsenide, or gallium aluminum arsenide. The device 11 also includes a drain 13 (n- or p-type, depending on the type of substrate) and a source 14 (similarly n- or p-type) formed in the substrate 12, and a channel 15 extending therebetween. A field oxide or other electrically insulative (dielectric) layer 16 is also provided, as is a gate insulator (dielectric) 17. Insulators 16 and 17 can be formed of a single layer or of multiple layers, and can include for instance an oxide and/or nitride of silicon, e.g. a silicon dioxide, silicon nitride, silicon oxy nitride, or siliconrich oxide film. Device 11 also includes conductive contacts 18, 19 and 20 for the drain 13, source 14 and gate insulator 17, which can include one or more conductive materials such as metals, e.g. aluminum, gold, or copper; metal silicides such as tungsten, molybdenum, tantalum or titanium silicide, or combinations thereof; polysilicon; and titanium nitride. These and other electrically conductive materials are known in the art and can be used in the present invention. The illustrated device is typical of a MOSFET employing a polysilicon gate contact, and includes an insulator 21 over the gate contact 20. The general fabrication techniques for semiconductor devices of the invention can be conventional, including conventional growth or deposition of various layers and doping operations employing appropriate masks, encapsulation, packaging and other steps.

In accordance with the invention, the semiconductor device will be treated with deuterium during or after completion of fabrication so as to condition the device to improve its operating characteristics. In the case of MOS-FET devices, such improvement is thought to occur due to the elimination of interface states between the semiconductor substrate 12 (e.g. silicon) and the gate insulator 17 (e.g. silicon dioxide) by covalent bonding of deuterium atoms at the interface. Therefore, in preferred aspects of the present invention, during or subsequent to the fabrication of device 11 (e.g. subsequent to fabricating the gate, source and drain contacts), deuterium, either in atomic, ionic or molecular form, is disposed at the interface of the substrate 12 and the gate insulator 17, and caused to covalently bond to atoms at the interface, for instance atoms at the surface of the 60 semiconductor layer.

In this regard, deuterium conditioning or passivation of the device 12 can be achieved in a variety of ways. For instance, device 11 can be heated in the presence of a flowing, mixed or static deuterium-enriched ambient at one or more stages of fabrication, and/or after fabrication is completed (i.e. after the metal contacts are completed). The deuterium-enriched ambient in accordance with the inven-

tion will contain deuterium at a level above that which occurs in nature, and above that which occurs as a low-level impurity in other supplied gases (for example purified hydrogen gas which is presently used in hydrogen passivation processes for semiconductors). Generally speaking, ambients containing 0.1% up to 100% by volume deuterium gas will be employed. The deuterium-enriched ambient will preferably be completely or essentially free of oxygen, but can contain one or more other gases useful in or not deleterious to the annealing procedure. For example, hydrogen gas can be used in combination with deuterium, and/or inert gases such as nitrogen, helium, argon or the like can be present. The annealing process can be conducted at atmospheric, subatomospheric or superatmospheric pressure, preferably at a temperature of at least about 200° C. up to the melting or decomposition temperature of other 15 components of the device, more preferably in the range of about 200° C. to about 1000° C. In addition, once processing in the ambient is complete, the deuterium remaining in the ambient can be recovered for recycle and later use. For instance, the ambient can be combusted so as to form heavy 20 water (D<sub>2</sub>O), and the heavy water processed (e.g. by electrolysis or otherwise) to again from deuterium gas.

Other methods of providing deuterium at the semiconductor/gate insulator interface, or in other areas of a semiconductor device where a reduction in the degradation 25 of device performance by hot carrier effects, may also be used without departing from the present invention. For example, atomic deuterium can be disposed at the desired location (e.g. interface) by ion or atomic deuterium implantation and annealing techniques (see e.g. U.S. Pat. Nos. 30 3,849,204 and 4,113,514) and/or can be trapped within layers of the semiconductor device during fabrication and thereafter caused to migrate to the interface (see e.g. U.S. Pat. No. 3,923,559). Moreover, during the initial stages of fabrication, the surface of the semiconductive substrate 12 35 can be conditioned to contain covalently bonded deuterium, for example by etching with a deuterium halide such as deuterium bromide, chloride or fluoride or by treatment with a deuterium plasma. The substitution of such treatments for those currently practiced, for instance hydrogen fluoride or 40 bromide etching or hydrogen plasma treatment, will be well within the purview of those practiced in the field of semiconductor device fabrication. Such treatment will desirably result in deuterium atoms being covalently bonded to the surface atoms of the material from which the semiconductor 45 is constructed (e.g. a Group III, IV or V element or mixture thereof), for example being directly bonded to atoms of such material (e.g. in the case of a Si—D bond), or bonded to such atoms through oxygen or another atom (e.g. in the case of an Si—O—D covalent bonding). Thus, in the case of a silicon 50 semiconductor, such surface treatment processes will desirably populate the surface of the semiconductor with deuterium-silicon (D-Si) and/or deuterium-oxygen-silicon (D—O—Si) bonds. The treated semiconductor material can then be used to fabricate a semiconductor device.

The conditioning of the semiconductor device with deuterium has been found to significantly reduce effects associated with depassivation of the device by hot-carrier (e.g. hot-electron) effects. For example, as reported in the Experimental below, dramatic decreases in the degradation of 60 threshold voltage and transconductance are observed when deuterium is used to passivate the devices, as compared to hydrogen passivation (see FIGS. 2 and 3, respectively). These decreases represent practical lifetime improvements by factors of about ten to fifty, and also make possible the 65 operation of the semiconductor devices at higher voltages while better resisting aging due to hot electron effects.

6

In order to promote a further understanding and appreciation of the present invention and its advantages, the following experimental is provided. It will be understood that this experimental is illustrative, and not limiting, of the invention.

#### **EXPERIMENTAL**

#### 1. Materials and Equipment

1.1 Wafers

The wafers used in these examples contained NMOS transistor structures fabricated using AT&T's 0.5  $\mu$ m 3.3 volt CMOS technology generally as described in I. C. Kizilyalli and M. J. Thoma, et al., IEEE Trans. Semiconductor Manufacturing 8, 440 (1995), with the following changes. The gate oxide was reduced to  $t_{ox}$  ~55 Å, the doping in the p-well was increased, and the phosphorous-doped LDD region was replaced by a shallow arsenic implanted (dose=4×10<sup>14</sup> cm<sup>-2</sup> at 30 keV) source-drain extension region. With these modifications, the peak value for the source-drain peak electric field near the drain edge of the gate is enhanced, resulting in more channel hot electrons. The shallow sourcedrain extension insures that these hot electrons are near the Si/SiO<sub>2</sub> interface, where they will cause significant interface damage. The interface damage, caused by these hot carriers, can easily by observed by monitoring the changes in NMOS transistor transconductance (i.e.  $g_m = \Delta I_{DS} / \Delta V_{GS} | v_{DS}$ ) or by the shift in transistor threshold voltage  $V_{th}$ . See, J. M. Pembley et al in Advanced CMOS Process Technology, VLSI Electronics Microstructure Science, Vol. 19, Academic Press: San Diego, 1989.

#### 1.2 Gases

Hydrogen, nitrogen and deuterium gases were obtained from S. J. Smith Welding Supply, Decatur, Ill., U.S.A. All gases were ultra high purity (UHP), 99.999% pure. The source of the deuterium gas was MG Industries of Morrisville, Pa., U.S.A.

#### 1.3 Furnace Set-Up

Wafers were annealed using a two-zone Marshall muffle furnace set up for feed of nitrogen and either hydrogen or deuterium through the zones. Wafers were positioned on a sliding quartz tray and positioned with a quartz pushrod. Both zones of the furnace were set to the desired annealing temperature and then the rheostats of the wafer annealing zones were adjusted to achieve substantially constant temperature across the holding area of the quartz tray. This tray was positioned the same for each run. Temperatures were measured using a type K thermocouple fed into the furnace through an O-ring sealed stainless steel feedthrough on the furnace tube insert end caps. Another type K thermocouple was placed in an ice bath (deionized water) to serve as the zero ° C. reference. The temperature between the two thermocouples was measured using a PROTEK TM BOOK battery operated thermocouple meter. The furnace zones were connected to two Barber Coleman 570 temperature controllers which used the fixed thermocouples (10.5 inches from the furnace ends) for feedback. For gas flow, the ends of the furnace quartz tube insert were tapered ground glass joints for which mating glass end caps were fashioned. Because the ends of the tubes were well outside of the furnace, they were not hot and a gas tight seal could easily be formed using Teflon tape. A cylinder containing the hydrogen or deuterium was connected to the furnace gas tube with a Matheson Model 3122-350 two stage regulator with a metal diaphragm to preserve gas purity. The gases were plumbed to the quartz tube end cap by means of 304 stainless steel tubing. The nitrogen gas line was interfaced to the glass end cap by means of an O-ring sealed stainless steel quick connector. The hydrogen and deuterium gas lines

operation.

shared a similar connector, with only one of these gases being connected at any given time to avoid the possibility of cross-contamination between the hydrogen and deuterium lines. As a further precaution, the deuterium gas line contained a series coil of copper tubing which was immersed in 5 liquid nitrogen to remove any moisture that might otherwise introduce hydrogen into the furnace. During the anneal runs, the gas flowed through the zone of the furnace which did not contain the wafer samples before entering the wafer zone. In this manner, the gas was preheated, thereby not perturbing 10 the wafer zone temperature. After exiting the wafer zone, the gas flowed out through a fitting on the opposite end cap and was then routed through a Matheson P6-1000 series flowmeter (0.1 through 2.0 standard liters per minute (SLPM) range). After the flowmeter, the gas was exhausted through 15 insulating layer comprises an oxide of silicon. a standard hood vent.

#### 2. Annealing Runs

In all runs, nitrogen gas flow was set at 0.55 SLPM. To achieve an ambient containing about 10% by volume hydrogen or deuterium gas, the pressure was increased to about 20 effect transistor having an interface between a semiconduc-0.61 SLPM by opening the hydrogen or deuterium gas regulator. In a first run, wafer samples were annealed in an ambient of 10% deuterium in nitrogen for a period of about 1 hour. The temperature was maintained at about 400° C. In a second run, wafer samples were annealed in a 10% by 25 volume hydrogen in nitrogen ambient for a period of about 1 hour at a temperature of about 400° C. Devices on the resulting wafers were subjected to electrical stress testing. In particular, accelerated hot carrier DC stress experiments were performed on transistors with varying gate lengths (0.5)  $\mu$ m to 15  $\mu$ m) at peak substrate current conditions. The applied stress voltages were V<sub>DS</sub>=5V and V<sub>GS</sub>~2V. Prestress transistor measurements demonstrate that devices sintered in hydrogen and deuterium have identical electrical characteristics (e.g. transconductance, threshold voltage, 35 substhreshold-slope, saturation current, and the like).

FIG. 2 shows the transconductance degradation as a function of stress time for NMOS transistors with five gate lengths ranging from 0.5 to 0.7  $\mu$ m. In FIG. 3 the threshold voltage increase as a function of stress time is shown for the 40 deuterium atoms from said post-fabrication passivation same devices. As can been seen, wafers sintered in a deuterium ambient exhibit dramatically higher levels of resilience to channel hot carrier stress. In further comparative study, about 80 additional transistors were similarly stressed, and the same strong trend was observed. These 45 results show that if 20% transconductance degradation is taken as a practical lifetime criteria, transistors sintered in deuterium typically exhibit lifetimes 10 times longer than those sintered in hydrogen. A factor of 10 improvement in lifetime is also inferred if a shift of 100 mV (or 200 mV) in 50 threshold voltage is taken as the degradation criteria.

While the invention has been illustrated and described in detail in the foregoing description, the same is to be considered as illustrative and not restrictive in character, it being understood that only the preferred embodiments have been 55 described and that all changes and modification that come within the spirit of the invention are desired to be protected. In addition, all publications cited herein are indicative of the level of skill in the art and are hereby incorporated by reference as if each had been individually incorporated by 60 reference and fully set forth.

What is claimed is:

1. A semiconductor device comprising an n-channel field effect transistor including a drain formed in a semiconductive layer, a source formed in said semiconductive layer, a 65 channel extending between the drain and the source, a gate insulating layer over said channel, an interface between a

semiconductive silicon layer and a gate insulating layer, and conductive contacts to said drain, source and on said gate insulating layer, said field effect transistor structurally characterized by the retention or deuterium at said interface resulting from post-fabrication passivation of said interface in a heated, deuterium gas-enriched atmosphere at a temperature above about 200° C. so as to increase the resilience of the field effect transistor to hot electron effects during

- 2. The semiconductor device of claim 1 wherein said gate insulating layer comprises silicon dioxide.
- 3. The semiconductor device of claim 1, which is encap-
- 4. The semiconductor device of claim 1, wherein said gate
- 5. The semiconductor device of claim 1, wherein said gate insulating layer comprises silicon dioxide or silicon oxy nitride.
- 6. A semiconductor device comprising an n-channel field tive silicon layer and a gate insulating layer having a thickness not exceeding about 55 Angstroms, a drain formed in said semiconductive silicon layer, a source formed in said semiconductive silicon layer, a channel extending between the drain and the source, said gate insulating layer over said channel, said interface between said gate insulating layer and said channel, and conductive contacts for said drain, said source and said gate insulating layer; said semiconductive device structurally characterized by post-fabrication heating of the device after formation of at least said gate contact, in a deuterium gas-enriched atmosphere at a temperature above about 200° C. to provide deuterium at and to passivate said interface so as to increase the resilience of the field effect transistor to hot electron effects.
- 7. The semiconductor device of claim 6 wherein said gate insulating layer comprises silicon oxide.
- 8. The semiconductor device of claim 6, wherein said gate insulating comprises silicon oxynitride.
- 9. The semiconductor device of claim 6, comprising covalently bonded at said interface.
- 10. A semiconductor device comprising a field effect transistor having a gate dielectric film having a thickness not exceeding about 55 Angstroms disposed between a transistor gate contact and a semiconductive layer that includes doped source and drain regions and contacts to said doped source and drain regions, said semiconductor device structurally characterized by a concentration of deuterium in said gate dielectric film at an interface with said semiconductive layer provided by heating the device, after formation of said source, drain and gate contacts, at a temperature of about 400° C. for about one hour in an atmosphere comprising about 10% deuterium and about 90% nitrogen, said transistor device susceptible to degradation associated with hot carrier stress, and said concentration of deuterium increasing the resilience of the field effect transistor to channel hot
- 11. A semiconductor device according to claim 10 wherein the semiconductive layer comprises silicon, and the gate dielectric film includes a silicon compound.
- 12. A semiconductor device according to claim 11 wherein said silicon compound comprises an oxygen or a nitrogen containing silicon compound.
- 13. A semiconductor device comprising a field effect transistor having an interface between a semiconductive silicon layer and a gate insulating layer, structurally characterized by the gate insulating layer having a thickness not

exceeding about 55 Angstroms and by the presence of deuterium at said interface resulting from post-fabrication passivation of said interface in a heated, deuterium gasenriched atmosphere at a temperature above about 200° C. so as to increase the resilience of the field effect transistor to 5 hot electron effects, said post-fabrication passivation being conducted sufficiently to provide to said transistor a practical lifetime at least about ten times that provided by a corresponding passivation with hydrogen, wherein practical lifetime is taken as 20% transconductance degradation as a 10 result of electrical stress.

14. A semiconductor device comprising an NMOS field effect transistor having an interface between a semiconductive silicon layer and a gate insulating layer, a drain formed in said semiconductive silicon layer, a source formed in said semiconductive silicon layer, a channel extending between the drain and the source, said gate insulating layer over said channel, said interface between said gate insulating layer and said channel, and conductive contacts for said drain, said source and said gate insulating layer; said semiconductive device structurally characterized by said gate insulating layer having a thickness not exceeding about 55 Angstroms and by annealing of the device after formation of at least said gate contact, in a deuterium gas-enriched atmosphere at a temperature above about 200° C. to provide deuterium at

10

said interface between said gate insulating layer and said channel to passivate said interface so as to increase the resilience of the field effect transistor to hot electron effects.

15. An improved semiconductor device including an insulated gate field effect transistor device having a transistor gate and a gate insulator film not exceeding about 55 Angstroms thickness interposed between said transistor gate and a channel of said transistor device, said transistor device including source, drain and gate contacts, and a concentration of deuterium introduced into and remaining said interposed gate insulator film, said transistor device susceptible to degradation associated with hot carrier stress, said concentration of deuterium substantially reducing said degradation associated with said hot carrier stress.

16. An improved semiconductor device according to claim 15, wherein said gate insulator comprises an oxide of silicon

17. An improved semiconductor device according to claim 15, wherein said gate insulator comprises silicon oxynitride.

18. An improved semiconductor device according to claim 15, wherein the field effect transistor comprises an n-channel device subject in operation to hot electron stress.

\* \* \* \* \*

## UNITED STATES PATENT AND TRADEMARK OFFICE CERTIFICATE OF CORRECTION

PATENT NO. : 6,888,204 B1 Page 1 of 1

DATED : May 3, 2005

 $INVENTOR(S) \hspace{0.2cm} : Joseph \hspace{0.1cm}W. \hspace{0.1cm} Lyding \hspace{0.1cm} and \hspace{0.1cm} Karl \hspace{0.1cm} Hess \hspace{0.1cm}$ 

It is certified that error appears in the above-identified patent and that said Letters Patent is hereby corrected as shown below:

#### Column 8,

Line 4, change "retention or" to -- retention of --.

#### Column 10,

Line 10, insert -- in -- after "remaining".

Signed and Sealed this

Twentieth Day of December, 2005

JON W. DUDAS Director of the United States Patent and Trademark Office

## (12) INTER PARTES REVIEW CERTIFICATE (234th)

## United States Patent

Lyding et al. (45) Certificate Issued: Jan. 2, 2018

(10) **Number:** 

US 6,888,204 K1

(54) SEMICONDUCTOR DEVICES, AND METHODS FOR SAME

(75) Inventors: Joseph W. Lyding; Karl Hess

(73) Assignee: THE BOARD OF TRUSTEES OF THE UNIVERSITY OF ILLINOIS

**Trial Number:** 

IPR2013-00006 filed Oct. 2, 2012

**Petitioner:** Micron Technology, Inc.

Patent Owner: The Board of Trustees of the

University of Illinois

Inter Partes Review Certificate for:

Patent No.: 6888204
Issued: May 3, 2005
Appl. No.: 09/160,657
PCT Filed: Sep. 25, 1998

The results of IPR2013-00006 are reflected in this interpartes review certificate under 35 U.S.C. 318(b).

# INTER PARTES REVIEW CERTIFICATE U.S. Patent 6,888,204 K1 Trial No. IPR2013-00006 Certificate Issued Jan. 2, 2018

1

AS A RESULT OF THE INTER PARTES REVIEW PROCEEDING, IT HAS BEEN DETERMINED THAT:

\* \* \* \* \*

Claims 1-18 are cancelled.

5

2