











ISO7730, ISO7731

SLLSES0F - SEPTEMBER 2016-REVISED MAY 2019

# ISO773x High-Speed, Robust-EMC Reinforced Triple-Channel Digital Isolators

#### **Features**

- 100 Mbps data rate
- Robust isolation barrier:
  - >100-year projected lifetime at 1500 V<sub>RMS</sub> working voltage
  - Up to 5000 V<sub>RMS</sub> isolation rating
  - Up to 12.8 kV surge capability
  - ±100 kV/µs typical CMTI
- Wide supply range: 2.25 V to 5.5 V
- 2.25-V to 5.5-V Level translation
- Default output high (ISO773x) and low (ISO773xF) options
- Wide temperature range: -55°C to +125°C
- Low power consumption, typical 1.5 mA per channel at 1 Mbps
- Low propagation delay: 11 ns Typical (5-V Supplies)
- Robust electromagnetic compatibility (EMC)
  - System-level ESD, EFT, and surge immunity
  - ±8 kV IEC 61000-4-2 contact discharge protection across isolation barrier
  - Low emissions
- Wide-SOIC (DW-16) and QSOP (DBQ-16) package options
- Automotive version available: ISO773x-Q1
- Safety-related certifications:
  - Reinforced insulation per DIN V VDE V 0884-11:2017-01
  - 5000 V<sub>RMS</sub> (DW) and 3000 V<sub>RMS</sub> (DBQ) isolation rating per UL 1577
  - CSA Component acceptance notice 5A, IEC 60950-1 and IEC 60601-1 end equipment standards
  - CQC Certification per GB4943.1-2011
  - TUV Certification according to EN 60950-1 and EN 61010-1
  - All Certifications complete

## **Applications**

- Industrial automation
- Motor control
- Power supplies
- Solar inverters
- Medical equipment

## Description

The ISO773x devices are high-performance, triplechannel digital isolators with 5000 V<sub>RMS</sub> (DW package) and 3000 V<sub>RMS</sub> (DBQ package) isolation ratings per UL 1577.

This family of devices has reinforced insulation ratings according to VDE, CSA, TUV and CQC.

The ISO773x family of devices provides high electromagnetic immunity and low emissions at low power consumption, while isolating CMOS or LVCMOS digital I/Os. Each isolation channel has a logic input and output buffer separated by a double capacitive silicon dioxide (SiO<sub>2</sub>) insulation barrier. This device comes with enable pins which can be used to put the respective outputs in high impedance for multi-master driving applications and to reduce power consumption.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)    |
|-------------|------------|--------------------|
| ISO7730     | SOIC (DW)  | 10.30 mm × 7.50 mm |
| ISO7731     | SSOP (DBQ) | 4.90 mm × 3.90 mm  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Simplified Schematic



V<sub>CCI</sub>=Input supply, V<sub>CCO</sub>=Output supply GNDI=Input ground, GNDO=Output ground



#### Table of Contents

| 1 | Features 1                                          |    | 7.18 Insulation Characteristics Curves           | 15         |
|---|-----------------------------------------------------|----|--------------------------------------------------|------------|
| 2 | Applications 1                                      |    | 7.19 Typical Characteristics                     | 16         |
| 3 | Description 1                                       | 8  | Parameter Measurement Information                | 18         |
| 4 | Revision History2                                   | 9  | Detailed Description                             | 20         |
| 5 | Description Continued 4                             |    | 9.1 Overview                                     | 20         |
| 6 | Pin Configuration and Functions5                    |    | 9.2 Functional Block Diagram                     | 20         |
| 7 | Specifications6                                     |    | 9.3 Feature Description                          | 21         |
| • | 7.1 Absolute Maximum Ratings                        |    | 9.4 Device Functional Modes                      | 22         |
|   | 7.2 ESD Ratings                                     | 10 | Application and Implementation                   | 23         |
|   | 7.3 Recommended Operating Conditions                |    | 10.1 Application Information                     | 23         |
|   | 7.4 Thermal Information                             |    | 10.2 Typical Application                         | 23         |
|   | 7.5 Power Ratings 7                                 | 11 | Power Supply Recommendations                     | 27         |
|   | 7.6 Insulation Specifications                       | 12 | Layout                                           | 28         |
|   | 7.7 Safety-Related Certifications9                  |    | 12.1 Layout Guidelines                           | 28         |
|   | 7.8 Safety Limiting Values9                         |    | 12.2 Layout Example                              | 28         |
|   | 7.9 Electrical Characteristics—5-V Supply 10        | 13 | Device and Documentation Support                 | 29         |
|   | 7.10 Supply Current Characteristics—5-V Supply 10   |    | 13.1 Documentation Support                       | <b>2</b> 9 |
|   | 7.11 Electrical Characteristics—3.3-V Supply        |    | 13.2 Related Links                               | 29         |
|   | 7.12 Supply Current Characteristics—3.3-V Supply 11 |    | 13.3 Receiving Notification of Documentation Upd | lates 29   |
|   | 7.13 Electrical Characteristics—2.5-V Supply 12     |    | 13.4 Community Resources                         | 29         |
|   | 7.14 Supply Current Characteristics—2.5-V Supply 12 |    | 13.5 Trademarks                                  | 29         |
|   | 7.15 Switching Characteristics—5-V Supply 13        |    | 13.6 Electrostatic Discharge Caution             | 29         |
|   | 7.16 Switching Characteristics—3.3-V Supply 14      |    | 13.7 Glossary                                    | 30         |
|   | 7.17 Switching Characteristics—2.5-V Supply 14      | 14 | Mechanical, Packaging, and Orderable Information | 30         |

### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

# Changes from Revision E (January 2018) to Revision F **Page** Changed From: "Isolation Barrier Life: >40 Years" To: " >100-year projected lifetime at 1500 V<sub>RMS</sub> working voltage" Changed From: "All Certifications Complete except CQC Approval of DBQ-16 Package Devices" To: "All Updated Simplified Schematic to show two isolation capacitors in series per channel instead of a single isolation Added the following table note to Data rate specification in Recommended Operating Conditions table: "100 Mbps is Changed V<sub>IOWM</sub> value for DW-16 package AC voltage From: "1000 V<sub>RMS</sub>" To: "1500 V<sub>RMS</sub>" and DC voltage From: Changed V<sub>IOSM</sub> TEST CONDITIONS From: "Test method per IEC 60065" To: "Test method per IEC 62368-1" in

Submit Documentation Feedback

Copyright © 2016–2019, Texas Instruments Incorporated



# **Revision History (continued)**

| •  | Updated certification information in Safety-Related Certifications table                                                                                 | 9    |
|----|----------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| •  | Changed ground symbols for "Input (Devices with F suffix)" in Device I/O Schematics                                                                      |      |
| •  | Added Insulation Lifetime sub-section under Application Curves section                                                                                   |      |
| •  | Added 'How to use isolation to improve ESD, EFT, and Surge immunity in industrial systems' application report to Documentation Support section           | 29   |
| Cł | nanges from Revision D (May 2017) to Revision E                                                                                                          | Page |
| •  | Changed the DIN certification number and certification status throughout the document                                                                    | 1    |
| •  | Changed the isolation rating of the DBQ package from 2500 V <sub>RMS</sub> to 3000 V <sub>RMS</sub>                                                      |      |
| •  | Added V <sub>TEST</sub> to the conditions for the maximum transient isolation voltage parameter in the <i>Insulation Specifications</i> table            |      |
| •  | Changed the value for the DBQ package from 3600 VPK to 4242 V <sub>PK</sub> throughout the document                                                      |      |
| •  | Changed the method b1 V <sub>ini</sub> condition for apparent charge in the <i>Insulation Specifications</i> table                                       | 8    |
| Cł | nanges from Revision C (December 2016) to Revision D                                                                                                     | Page |
| _  | Updated the Safety-Related Certifications table                                                                                                          |      |
|    | Changed the minimum CMTI from 40 to 85 in all <i>Electrical Characteristics</i> tables                                                                   |      |
| _  | Changed the millimum Civit mont 40 to 65 in all Liectifical Characteristics tables                                                                       |      |
| Cł | nanges from Revision B (October 2016) to Revision C                                                                                                      | Page |
| •  | Changed the Regulatory Information table to Safety-Related Certifications and updated content                                                            | 9    |
| •  | Changed the certifications from planned to certified in the Safety-Related Certifications table                                                          | 9    |
| Cł | nanges from Revision A (September 2016) to Revision B                                                                                                    | Page |
| •  | Changed Feature From: "VDE and UL Certifications" To: "VDE, UL, and TUV Certifications"                                                                  | 1    |
| •  | Changed the unit value of CLR and CPG From: µm To: mm in Insulation Specifications                                                                       | 8    |
| •  | Changed From: "according to VDE and UL;" To: "according to VDE, UL, and TUV;" in the conditions statement of Safety-Related Certifications               | q    |
|    | Changed From: "Plan to certify" To: "Certified" in column TUV of Safety-Related Certifications                                                           |      |
| •  | Changed From: "Certification Planned" To: "Client ID number: 77311" in column TUV of Safety-Related                                                      |      |
| _  | Certifications                                                                                                                                           | 9    |
| Cł | nanges from Original (September 2016) to Revision A                                                                                                      | Page |
| •  | Changed V <sub>I(HYS)</sub> MIN value From: 0.1 × V <sub>CCO</sub> To: 0.1 × V <sub>CCI</sub> in <i>Electrical Characteristics—5-V Supply</i>            | 10   |
| •  | Changed $V_{\text{I(HYS)}}$ MIN value From: 0.1 × $V_{\text{CCO}}$ To: 0.1 × $V_{\text{CCI}}$ in <i>Electrical Characteristics</i> —3.3- <i>V Supply</i> |      |
| •  | Changed V <sub>I(HYS)</sub> MIN value From: 0.1 × V <sub>CCO</sub> To: 0.1 × V <sub>CCI</sub> in <i>Electrical Characteristics</i> —2.5-V Supply         |      |
| •  | Changed CMTI MIN value From: 35 To: 40 in <i>Electrical Characteristics—3.3-V Supply</i>                                                                 |      |
| •  | Changed PWD MAX value From: 4.7 To: 4.9 in Switching Characteristics—5-V Supply                                                                          | 13   |
| •  | Changed t <sub>sk(o)</sub> MAX value From: 3.5 To: 4 in <i>Switching Characteristics—5-V Supply</i>                                                      | 13   |
| •  | Changed t <sub>DO</sub> MAX value From: 9 To: 0.3 in Switching Characteristics—5-V Supply                                                                | 13   |
| •  | Changed t <sub>DO</sub> MAX value From: 9 To: 0.3 in Switching Characteristics—3.3-V Supply                                                              | 14   |
| •  | Changed t <sub>DO</sub> MAX value From: 9 To: 0.3 in Switching Characteristics—2.5-V Supply                                                              | 14   |
| •  | Added Note B to Figure 15                                                                                                                                | 19   |



## 5 Description Continued

The ISO7730 device has all three channels in the same direction and the ISO7731 device has two forward and one reverse-direction channel. If the input power or signal is lost, the default output is *high* for devices without suffix F and *low* for devices with suffix F. See the *Device Functional Modes* section for further details.

Used in conjunction with isolated power supplies, this family of devices helps prevent noise currents on data buses, such as RS-485, RS-232, and CAN, or other circuits from entering the local ground and interfering with or damaging sensitive circuitry. Through innovative chip design and layout techniques, electromagnetic compatibility of the ISO773x device has been significantly enhanced to ease system-level ESD, EFT, surge, and emissions compliance. The ISO773x family of devices is available in 16-pin wide-SOIC and QSOP packages.



# 6 Pin Configuration and Functions

#### ISO7730 DW and DBQ Packages 16-Pin SOIC-WB and QSOP Top View



#### ISO7731 DW and DBQ Packages 16-Pin SOIC-WB and QSOP Top View



#### **Pin Functions**

|                  | PIN      |         |     |                                                                                                                          |  |
|------------------|----------|---------|-----|--------------------------------------------------------------------------------------------------------------------------|--|
| NAME             | N        | 0.      | 1/0 | DESCRIPTION                                                                                                              |  |
| NAME             | ISO7730  | ISO7731 |     |                                                                                                                          |  |
| EN1              | _        | 7       | 1   | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high-impedance state when EN1 is low. |  |
| EN2              | 10       | 10      | 1   | Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high-impedance state when EN2 is low. |  |
| GND1             | 2, 8     | 2, 8    | _   | Ground connection for V <sub>CC1</sub>                                                                                   |  |
| GND2             | 9, 15    | 9, 15   | _   | Ground connection for V <sub>CC2</sub>                                                                                   |  |
| INA              | 3        | 3       | 1   | Input, channel A                                                                                                         |  |
| INB              | 4        | 4       | 1   | Input, channel B                                                                                                         |  |
| INC              | 5        | 12      | 1   | Input, channel C                                                                                                         |  |
| NC               | 6, 7, 11 | 6, 11   | _   | Not connected                                                                                                            |  |
| OUTA             | 14       | 14      | 0   | Output, channel A                                                                                                        |  |
| OUTB             | 13       | 13      | 0   | Output, channel B                                                                                                        |  |
| OUTC             | 12       | 5       | 0   | Output, channel C                                                                                                        |  |
| V <sub>CC1</sub> | 1        | 1       | _   | Power supply, V <sub>CC1</sub>                                                                                           |  |
| V <sub>CC2</sub> | 16       | 16      | _   | Power supply, V <sub>CC2</sub>                                                                                           |  |

Copyright © 2016–2019, Texas Instruments Incorporated



## 7 Specifications

#### 7.1 Absolute Maximum Ratings

See (1)

|                                     |                               | MIN  | MAX                   | UNIT |
|-------------------------------------|-------------------------------|------|-----------------------|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage <sup>(2)</sup> | -0.5 | 6                     | V    |
| V                                   | Voltage at INx, OUTx, ENx     | -0.5 | $V_{CCX} + 0.5^{(3)}$ | V    |
| Io                                  | Output current                | -15  | 15                    | mA   |
| TJ                                  | Junction temperature          |      | 150                   | °C   |
| T <sub>stg</sub>                    | Storage temperature           | -65  | 150                   | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values.
- (3) Maximum voltage must not exceed 6 V.

#### 7.2 ESD Ratings

|                                            |                                                                             |                                                                                         | VALUE | UNIT |
|--------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±6000                                                                                   |       |      |
|                                            | Electrostatic discharge                                                     | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2)           | ±1500 | V    |
|                                            |                                                                             | Contact discharge per IEC 61000-4-2; Isolation barrier withstand test <sup>(3)(4)</sup> | ±8000 |      |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- 2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.
- (3) IEC ESD strike is applied across the barrier with all pins on each side tied together creating a two-terminal device.
- (4) Testing is carried out in air or oil to determine the intrinsic contact discharge capability of the device.

#### 7.3 Recommended Operating Conditions

|                                     |                                              |                               | MIN                                   | NOM | MAX                    | UNIT |
|-------------------------------------|----------------------------------------------|-------------------------------|---------------------------------------|-----|------------------------|------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Supply voltage                               |                               | 2.25                                  |     | 5.5                    | V    |
| V <sub>CC(UVLO+)</sub>              | UVLO threshold when supply voltage is rising |                               |                                       | 2   | 2.25                   | V    |
| V <sub>CC(UVLO-)</sub>              | UVLO threshold when supp                     | ly voltage is falling         | 1.7                                   | 1.8 |                        | V    |
| V <sub>HYS(UVLO)</sub>              | Supply voltage UVLO hysteresis               |                               | 100                                   | 200 |                        | mV   |
| , ,                                 |                                              | $V_{CCO}^{(1)} = 5 \text{ V}$ | -4                                    |     |                        |      |
| I <sub>OH</sub>                     | High-level output current                    | V <sub>CCO</sub> = 3.3 V      | -2                                    |     |                        | mA   |
|                                     |                                              | V <sub>CCO</sub> = 2.5 V      | -1                                    |     |                        |      |
|                                     |                                              | V <sub>CCO</sub> = 5 V        |                                       |     | 4                      |      |
| $I_{OL}$                            | Low-level output current                     | V <sub>CCO</sub> = 3.3 V      |                                       |     | 2                      | mA   |
|                                     |                                              | V <sub>CCO</sub> = 2.5 V      |                                       |     | 1                      |      |
| V <sub>IH</sub>                     | High-level input voltage                     | <u> </u>                      | 0.7 × V <sub>CCI</sub> <sup>(1)</sup> |     | V <sub>CCI</sub>       | V    |
| V <sub>IL</sub>                     | Low-level input voltage                      |                               | 0                                     |     | 0.3 × V <sub>CCI</sub> | V    |
| DR <sup>(2)</sup>                   | Data rate                                    |                               | 0                                     |     | 100                    | Mbps |
| T <sub>A</sub>                      | Ambient temperature                          |                               | -55                                   | 25  | 125                    | °C   |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CC}$ ;  $V_{CCO} = Output\text{-side } V_{CC}$ .

<sup>(2) 100</sup> Mbps is the maximum specified data rate, although higher data rates are possible.



## 7.4 Thermal Information

|                         |                                              | ISO       | ISO773x    |      |  |
|-------------------------|----------------------------------------------|-----------|------------|------|--|
|                         | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC) | DBQ (QSOP) | UNIT |  |
|                         |                                              | 16 Pins   | 16 Pins    |      |  |
| $R_{\theta JA}$         | Junction-to-ambient thermal resistance       | 81.4      | 109        | °C/W |  |
| $R_{\theta JC(top)}$    | Junction-to-case(top) thermal resistance     | 44.9      | 46.8       | °C/W |  |
| $R_{\theta JB}$         | Junction-to-board thermal resistance         | 45.9      | 60.6       | °C/W |  |
| ΨJΤ                     | Junction-to-top characterization parameter   | 28.1      | 35.9       | °C/W |  |
| ΨЈВ                     | Junction-to-board characterization parameter | 45.5      | 60         | °C/W |  |
| $R_{\theta JC(bottom)}$ | Junction-to-case(bottom) thermal resistance  | _         | _          | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Power Ratings

|                 | i ottor rtatingo                    |                                                                                                                                                       |     |     |     |      |  |  |  |  |  |
|-----------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|--|--|
|                 | PARAMETER                           | TEST CONDITIONS                                                                                                                                       | MIN | TYP | MAX | UNIT |  |  |  |  |  |
| ISO77           | ISO7730                             |                                                                                                                                                       |     |     |     |      |  |  |  |  |  |
| $P_D$           | Maximum power dissipation           |                                                                                                                                                       |     |     | 150 | mW   |  |  |  |  |  |
| P <sub>D1</sub> | Maximum power dissipation by side-1 | $V_{\rm CC1} = V_{\rm CC2} = 5.5 \text{ V}, T_{\rm J} = 150^{\circ}\text{C}, C_{\rm L} = 15 \text{ pF},$<br>input a 50-MHz 50% duty cycle square wave |     |     | 25  | mW   |  |  |  |  |  |
| $P_{D2}$        | Maximum power dissipation by side-2 | = Input a 50 Minz 50% daty byoic square wave                                                                                                          |     |     | 125 | mW   |  |  |  |  |  |
| ISO77           | 31                                  |                                                                                                                                                       |     |     |     |      |  |  |  |  |  |
| $P_D$           | Maximum power dissipation           |                                                                                                                                                       |     |     | 150 | mW   |  |  |  |  |  |
| P <sub>D1</sub> | Maximum power dissipation by side-1 | $V_{CC1} = V_{CC2} = 5.5 \text{ V}, T_J = 150^{\circ}\text{C}, C_L = 15 \text{ pF},$ input a 50-MHz 50% duty cycle square wave                        |     |     | 50  | mW   |  |  |  |  |  |
| P <sub>D2</sub> | Maximum power dissipation by side-2 | Input a 60 Min 2 60 % daty bytic square wave                                                                                                          |     |     | 100 | mW   |  |  |  |  |  |

Product Folder Links: ISO7730 ISO7731



### 7.6 Insulation Specifications

|                   | DADAMETED                                 | TEST SOMBITIONS                                                                                                                                                                              | SPECIF            | LINIT             |                  |
|-------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------------------|------------------|
|                   | PARAMETER                                 | TEST CONDITIONS                                                                                                                                                                              | DW-16             | DBQ-16            | UNIT             |
| CLR               | External clearance (1)                    | Shortest terminal-to-terminal distance through air                                                                                                                                           | >8                | >3.7              | mm               |
| CPG               | External creepage (1)                     | Shortest terminal-to-terminal distance across the package surface                                                                                                                            | >8                | >3.7              | mm               |
| DTI               | Distance through the insulation           | Minimum internal gap (internal clearance)                                                                                                                                                    | >21               | >21               | μm               |
| CTI               | Comparative tracking index                | DIN EN 60112 (VDE 0303-11); IEC 60112; UL 746A                                                                                                                                               | >600              | >600              | V                |
|                   | Material group                            | According to IEC 60664-1                                                                                                                                                                     | I                 | I                 |                  |
|                   |                                           | Rated mains voltage ≤ 150 V <sub>RMS</sub>                                                                                                                                                   | I–IV              | I–IV              |                  |
|                   | 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1   | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                                                   | I–IV              | I–III             |                  |
|                   | Overvoltage category per IEC 60664-1      | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                   | I–IV              | n/a               |                  |
|                   |                                           | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                  | I–III             | n/a               |                  |
| 'DIN V            | VDE V 0884-11:2017-01 <sup>(2)</sup>      |                                                                                                                                                                                              | II.               | 1                 |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar)                                                                                                                                                                         | 2121              | 566               | V <sub>PK</sub>  |
| V <sub>IOWM</sub> | Maximum working isolation voltage         | AC voltage; Time dependent dielectric breakdown (TDDB) Test; See Figure 27                                                                                                                   | 1500              | 400               | V <sub>RMS</sub> |
|                   | g g                                       | DC Voltage                                                                                                                                                                                   | 2121              | 566               | $V_{DC}$         |
| $V_{\text{IOTM}}$ | Maximum transient isolation voltage       | $\label{eq:total_variance} \begin{split} V_{TEST} &= V_{IOTM}, \\ t &= 60 \text{ s (qualification);} \\ V_{TEST} &= 1.2 \times V_{IOTM}, \\ t &= 1 \text{ s (100\% production)} \end{split}$ | 8000              | 4242              | V <sub>PK</sub>  |
| $V_{IOSM}$        | Maximum surge isolation voltage (3)       | Test method per IEC 62368-1, 1.2/50 $\mu$ s waveform, $V_{TEST} = 1.6 \times V_{IOSM}$ (qualification)                                                                                       | 8000              | 4000              | V <sub>PK</sub>  |
|                   |                                           | Method a, After Input/Output safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10 \text{ s}$                            | ≤5                | ≤5                |                  |
| $q_{pd}$          | Apparent charge <sup>(4)</sup>            | Method a, After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10$ s                                                    | ≤5                | ≤5                | рС               |
| Чра               | 7 pparon onargo                           | Method b1; At routine test (100% production) and preconditioning (type test) $V_{ini} = 1.2 \times V_{IOTM}, \ t_{ini} = 1 \ s; \\ V_{pd(m)} = 1.875 \times V_{IORM}, \ t_m = 1 \ s$         | ≤5                | ≤5                | po               |
| $C_{IO}$          | Barrier capacitance, input to output (5)  | $V_{IO} = 0.4 \text{ x sin } (2\pi ft), f = 1 \text{ MHz}$                                                                                                                                   | ~0.7              | ~0.7              | pF               |
|                   |                                           | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                               | >10 <sup>12</sup> | >10 <sup>12</sup> |                  |
| $R_{IO}$          | Isolation resistance (5)                  | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                                      | >10 <sup>11</sup> | >10 <sup>11</sup> | Ω                |
|                   |                                           | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                            | >10 <sup>9</sup>  | >10 <sup>9</sup>  |                  |
|                   | Pollution degree                          |                                                                                                                                                                                              | 2                 | 2                 |                  |
|                   | Climatic category                         |                                                                                                                                                                                              | 55/125/21         | 55/125/21         |                  |
| UL 157            | 7                                         |                                                                                                                                                                                              |                   |                   |                  |
| V <sub>ISO</sub>  | Withstanding isolation voltage            | $V_{TEST} = V_{ISO}$ , $t = 60$ s (qualification),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , $t = 1$ s (100% production)                                                                          | 5000              | 3000              | V <sub>RMS</sub> |

<sup>(1)</sup> Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications.

This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by

means of suitable protective circuits.

Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.

Apparent charge is electrical discharge caused by a partial discharge (pd).

All pins on each side of the barrier tied together creating a two-terminal device.



### 7.7 Safety-Related Certifications

| VDE                                                                                                                                                                                                                                                                                                                              | CSA                                                                                                                                                                                                                                                                                                                                  | UL                                                                                                               | CQC                                                                                                                                                                                                                          | TUV                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Certified according to 'DIN V VDE V 0884-11:2017-01                                                                                                                                                                                                                                                                              | Certified according to IEC 60950-1, IEC 62368-1 and IEC 60601-1                                                                                                                                                                                                                                                                      | Certified according to UL 1577<br>Component Recognition<br>Program                                               | Certified according to GB<br>4943.1-2011                                                                                                                                                                                     | Certified according to EN 61010-1:2010 (3rd Ed) and EN 60950-1:2006/A2:2013                                                                                                                                                                                                                                                                                                                                                                                      |
| Maximum transient isolation voltage, $8000 \text{ V}_{PK}$ (DW-16) and $4242 \text{ V}_{PK}$ (DBQ-16); Maximum repetitive peak isolation voltage, $2121 \text{ V}_{PK}$ (DW-16, Reinforced) and $566 \text{ V}_{PK}$ (DBQ-16); Maximum surge isolation voltage, $8000 \text{ V}_{PK}$ (DW-16) and $4000 \text{ V}_{PK}$ (DBQ-16) | Reinforced insulation per CSA 60950-1-07+A1+A2 and IEC 60950-1 2nd Ed., 800 V <sub>RMS</sub> (DW-16) and 370 V <sub>RMS</sub> (DBQ-16) max working voltage (pollution degree 2, material group I); 2 MOPP (Means of Patient Protection) per CSA 60601-1:14 and IEC 60601-1 Ed. 3.1, 250 V <sub>RMS</sub> (DW-16) max working voltage | <b>DW-16:</b> Single protection, 5000 V <sub>RMS</sub> ; <b>DBQ-16:</b> Single protection, 3000 V <sub>RMS</sub> | DW-16: Reinforced Insulation, Altitude ≤ 5000 m, Tropical Climate, 700 V <sub>RMS</sub> maximum working voltage; DBQ-16: Basic Insulation, Altitude ≤ 5000 m, Tropical Climate, 400 V <sub>RMS</sub> maximum working voltage | 5000 V <sub>RMS</sub> (DW-16) and 3000 V <sub>RMS</sub> (DBQ-16)<br>Reinforced insulation per EN 61010-1:2010 (3rd Ed) up to working voltage of 600 V <sub>RMS</sub> (DW-16) and 300 V <sub>RMS</sub> (DBQ-16)<br>5000 V <sub>RMS</sub> (DW-16) and 3000 V <sub>RMS</sub> (DBQ-16)<br>Reinforced insulation per EN 60950-1:2006/A2:2013 up to working voltage of 800 V <sub>RMS</sub> (DW-16) and 370 V <sub>RMS</sub> (DW-16) and 370 V <sub>RMS</sub> (DBQ-16) |
| Certificate number: 40040142                                                                                                                                                                                                                                                                                                     | Master contract number: 220991                                                                                                                                                                                                                                                                                                       | File number: E181974                                                                                             | Certificate numbers:<br>CQC15001121716 (DW-16)<br>CQC18001199097 (DBQ-16)                                                                                                                                                    | Client ID number: 77311                                                                                                                                                                                                                                                                                                                                                                                                                                          |

## 7.8 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|                | PARAMETER                                  | TEST CONDITIONS                                                                                                            | MIN                                                                                                                  | TYP | MAX  | UNIT |
|----------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-----|------|------|
| DW-1           | 16 PACKAGE                                 |                                                                                                                            |                                                                                                                      |     |      |      |
|                |                                            | $R_{\theta JA} = 81.4 \text{ °C/W}, V_I = 5.5 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}, \text{ see Figure 1}$  | $I_{\rm I} = 5.5 \text{ V}, T_{\rm J} = 150 ^{\circ}\text{C}, T_{\rm A} = 25 ^{\circ}\text{C}, \text{ see Figure 1}$ |     |      |      |
| Is             | Safety input, output, or supply current    | $R_{\theta JA} = 81.4 \text{ °C/W}, V_I = 3.6 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}, \text{ see Figure 1}$  | 427                                                                                                                  |     | 427  | mA   |
|                | очррну очитотк                             | $R_{\theta JA} = 81.4 \text{ °C/W}, V_I = 2.75 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}, \text{ see Figure 1}$ |                                                                                                                      |     | 558  |      |
| P <sub>S</sub> | Safety input, output, or total power       | $R_{\theta JA} = 81.4 \text{ °C/W}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}, \text{ see Figure 3}$                       |                                                                                                                      |     | 1536 | mW   |
| T <sub>S</sub> | Maximum safety temperature                 |                                                                                                                            |                                                                                                                      |     | 150  | °C   |
| DBQ            | -16 PACKAGE                                |                                                                                                                            |                                                                                                                      |     |      |      |
|                |                                            | $R_{\theta JA} = 109.0$ °C/W, $V_I = 5.5$ V, $T_J = 150$ °C, $T_A = 25$ °C, see Figure 2                                   |                                                                                                                      |     | 209  |      |
| Is             | Safety input, output, or<br>supply current | $R_{\theta JA} = 109.0 \text{ °C/W}, V_I = 3.6 \text{ V}, T_J = 150 \text{ °C}, T_A = 25 \text{ °C}, \text{ see Figure 2}$ |                                                                                                                      |     | 319  | mA   |
|                | capply carrolle                            | $R_{\theta JA} = 109.0$ °C/W, $V_I = 2.75$ V, $T_J = 150$ °C, $T_A = 25$ °C, see Figure 2                                  | 417                                                                                                                  |     | 417  |      |
| Ps             | Safety input, output, or total power       | $R_{\theta JA} = 109.0$ °C/W, $T_J = 150$ °C, $T_A = 25$ °C, see Figure 4                                                  |                                                                                                                      |     | 1147 | mW   |
| T <sub>S</sub> | Maximum safety temperature                 |                                                                                                                            |                                                                                                                      |     | 150  | °C   |

The maximum safety temperature is the maximum junction temperature specified for the device. The power dissipation and junction-toair thermal impedance of the device installed in the application hardware determines the junction temperature. The assumed junction-toair thermal resistance in the *Thermal Information* is that of a device installed on a High-K test board for leaded surface mount packages. The power is the recommended maximum input voltage times the current. The junction temperature is then the ambient temperature plus the power times the junction-to-air thermal resistance.

Product Folder Links: ISO7730 ISO7731



## 7.9 Electrical Characteristics—5-V Supply

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                      | MIN                                   | TYP                    | MAX                    | UNIT  |
|----------------------|------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------|------------------------|------------------------|-------|
| V <sub>OH</sub>      | High-level output voltage          | I <sub>OH</sub> = -4 mA; see Figure 13                                               | V <sub>CCO</sub> <sup>(1)</sup> - 0.4 | 4.8                    |                        | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 4 mA; see Figure 13                                                |                                       | 0.2                    | 0.4                    | V     |
| V <sub>IT+(IN)</sub> | Rising input voltage threshold     |                                                                                      |                                       | 0.6 × V <sub>CCI</sub> | 0.7 × V <sub>CCI</sub> | V     |
| V <sub>IT-(IN)</sub> | Falling input voltage threshold    |                                                                                      | $0.3 \times V_{CCI}$                  | $0.4 \times V_{CCI}$   |                        | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                      | 0.1 × V <sub>CCI</sub>                | 0.2 × V <sub>CCI</sub> |                        | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx                      |                                       |                        | 10                     | μΑ    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                                  | -10                                   |                        |                        | μΑ    |
| CMTI                 | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, V <sub>CM</sub> = 1200 V; see Figure 16    | 85                                    | 100                    |                        | kV/μs |
| Cı                   | Input Capacitance <sup>(2)</sup>   | $V_1 = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 1 \text{ MHz}, V_{CC} = 5 \text{ V}$ |                                       | 2                      |                        | pF    |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CC}; V_{CCO} = Output\text{-side } V_{CC}.$  (2) Measured from input pin to ground.

# 7.10 Supply Current Characteristics—5-V Supply

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                                              | SUPPLY<br>CURRENT | MIN                  | TYP | MAX     | UNIT |    |
|----------------------------|------------------------------------------------------------------------------|-------------------|----------------------|-----|---------|------|----|
| ISO7730                    | ,                                                                            |                   |                      |     |         |      |    |
|                            | EN2 = 0 V; V <sub>I</sub> = V <sub>CC1</sub> (ISO7730);                      |                   | I <sub>CC1</sub>     |     | 1       | 1.4  | mA |
| Supply current - disable   | $V_I = 0 \text{ V (ISO7730 with F suffix)}$                                  |                   | I <sub>CC2</sub>     |     | 0.3     | 0.4  | mA |
| Supply current - disable   | EN2 = 0 V; V <sub>I</sub> = 0 V (ISO7730);                                   |                   |                      |     | 4.3     | 6    | mA |
|                            | $V_I = V_{CC1}$ (ISO7730 with F suffix)                                      |                   | I <sub>CC2</sub>     |     | 0.3     | 0.4  | mA |
|                            | EN2 = V <sub>CC2</sub> ; V <sub>I</sub> = V <sub>CC1</sub> (ISO7730);        |                   | I <sub>CC1</sub>     |     | 1       | 1.4  | mA |
| Supply current - DC signal | $V_1 = 0 \text{ V (ISO7730 with F suffix)}$                                  |                   | I <sub>CC2</sub>     |     | 1.6     | 2.5  | mA |
| ouppry current Do signal   | EN2 = V <sub>CC2</sub> ; V <sub>I</sub> = 0 V (ISO7730);                     |                   | I <sub>CC1</sub>     |     | 4.3     | 6    | mA |
|                            | $V_I = V_{CC1}$ (ISO7730 with F suffix)                                      |                   | I <sub>CC2</sub>     |     | 1.8     | 2.7  | mA |
|                            |                                                                              | 1 Mhna            | I <sub>CC1</sub>     |     | 2.6     | 3.7  | mA |
|                            |                                                                              | i ivibps          | I <sub>CC2</sub>     |     | 1.9     | 2.8  | mA |
| Supply current - AC signal | EN2 = V <sub>CCi</sub> ; All channels switching with                         | 10 Mhna           | I <sub>CC1</sub>     |     | 2.7     | 3.8  | mA |
|                            | square wave clock input; $C_L = 15 \text{ pF}$                               | 10 Mbps           | I <sub>CC2</sub>     |     | 3.3     | 4.5  | mA |
|                            |                                                                              | 400 Mb            | I <sub>CC1</sub>     |     | 3.6 4.6 | mA   |    |
|                            |                                                                              | 100 Mbps          | I <sub>CC2</sub>     |     | 17.5    | 21   | mA |
| ISO7731                    |                                                                              | ·                 |                      |     |         |      |    |
|                            | EN1 = EN2 = 0 V; V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7731); | I <sub>CC1</sub>  |                      |     | 0.8     | 1.2  | mA |
| Cumply augrent disable     | $V_I = 0 \text{ V (ISO7731 with F suffix)}$                                  |                   | l <sub>CC2</sub> 0.7 |     | 1       | mA   |    |
| Supply current - disable   | EN1 = EN2 = 0 V; V <sub>I</sub> = 0 V (ISO7731);                             |                   | I <sub>CC1</sub>     |     | 3       | 4.3  | mA |
|                            | $V_I = V_{CCI}$ (ISO7731 with F suffix)                                      |                   | I <sub>CC2</sub>     |     | 1.8     | 2.6  | mA |
|                            | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = V <sub>CCI</sub> (ISO7731);  |                   | I <sub>CC1</sub>     |     | 1.3     | 1.7  | mA |
| Cumply augrent DC signal   | $V_I = 0 \text{ V (ISO7731 with F suffix)}$                                  |                   | I <sub>CC2</sub>     |     | 1.6     | 2.2  | mA |
| Supply current - DC signal | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = 0 V (ISO7731);               |                   | I <sub>CC1</sub>     |     | 3.5     | 5    | mA |
|                            | $V_I = V_{CCI}$ (ISO7731 with F suffix)                                      |                   | I <sub>CC2</sub>     |     | 2.8     | 4.1  | mA |
|                            |                                                                              | 1 Mbpa            | I <sub>CC1</sub>     |     | 2.7     | 3.4  | mA |
|                            |                                                                              | 1 Mbps            | I <sub>CC2</sub>     |     | 2.3     | 3.3  | mA |
| 0 1 1 10 1                 | EN1 = EN2 = V <sub>CCI</sub> ; All channels switching                        | 10 Mbpa           | I <sub>CC1</sub>     |     | 3       | 4    | mA |
| Supply current - AC signal | with square wave clock input; $C_L = 15 \text{ pF}$                          | 10 Mbps           | I <sub>CC2</sub>     |     | 3.3     | 4.4  | mA |
|                            |                                                                              | 100 Mbn-          | I <sub>CC1</sub>     |     | 8.5     | 11   | mA |
|                            |                                                                              | 100 Mbps          | I <sub>CC2</sub>     |     | 13.1    | 16   | mA |

(1)  $V_{CCI} = Input-side V_{CC}$ 

Submit Documentation Feedback

Copyright © 2016-2019, Texas Instruments Incorporated



# 7.11 Electrical Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                   | MIN                    | TYP                    | MAX                  | UNIT  |
|----------------------|------------------------------------|-----------------------------------------------------------------------------------|------------------------|------------------------|----------------------|-------|
| $V_{OH}$             | High-level output voltage          | I <sub>OH</sub> = -2 mA; see Figure 13                                            | $V_{CCO}^{(1)} - 0.3$  | 3.2                    |                      | V     |
| V <sub>OL</sub>      | Low-level output voltage           | I <sub>OL</sub> = 2 mA; see Figure 13                                             |                        | 0.1                    | 0.3                  | V     |
| V <sub>IT+(IN)</sub> | Rising input voltage threshold     |                                                                                   |                        | 0.6 × V <sub>CCI</sub> | $0.7 \times V_{CCI}$ | V     |
| V <sub>IT-(IN)</sub> | Falling input voltage threshold    |                                                                                   | 0.3 × V <sub>CCI</sub> | $0.4 \times V_{CCI}$   |                      | V     |
| V <sub>I(HYS)</sub>  | Input threshold voltage hysteresis |                                                                                   | 0.1 x V <sub>CCI</sub> | 0.2 × V <sub>CCI</sub> |                      | V     |
| I <sub>IH</sub>      | High-level input current           | $V_{IH} = V_{CCI}^{(1)}$ at INx or ENx                                            |                        |                        | 10                   | μΑ    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                               | -10                    |                        |                      | μА    |
| CMTI                 | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, V <sub>CM</sub> = 1200 V; see Figure 16 | 85                     | 100                    |                      | kV/μs |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CC}$ ;  $V_{CCO} = Output\text{-side } V_{CC}$ .

## 7.12 Supply Current Characteristics—3.3-V Supply

 $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                                              |                           | SUPPLY<br>CURRENT | MIN | TYP     | MAX                                                                                                                                                         | UNIT |  |
|----------------------------|------------------------------------------------------------------------------|---------------------------|-------------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|
| SO7730                     |                                                                              |                           |                   |     |         | -                                                                                                                                                           |      |  |
|                            | EN2 = 0 V; V <sub>I</sub> = V <sub>CC1</sub> (ISO7730);                      |                           | I <sub>CC1</sub>  |     | 1       | 1.4<br>0.4<br>6<br>0.4<br>1.4<br>2.5<br>6<br>2.7<br>3.7<br>2.8<br>3.8<br>3.9<br>4.3<br>17<br>1.2<br>1<br>4.3<br>2.6<br>1.7<br>2.2<br>5<br>4.1<br>3.4<br>3.3 | mA   |  |
| Supply current - disable   | $V_I = 0 \text{ V (ISO7730 with F suffix)}$                                  |                           | I <sub>CC2</sub>  |     | 0.3     | 0.4                                                                                                                                                         | mA   |  |
| Supply current - disable   | EN2 = 0 V; V <sub>I</sub> = 0 V (ISO7730);                                   |                           | I <sub>CC1</sub>  |     | 4.3     | 6                                                                                                                                                           | mA   |  |
|                            | $V_I = V_{CC1}$ (ISO7730 with F suffix)                                      |                           | I <sub>CC2</sub>  |     | 0.3     | 0.4                                                                                                                                                         | mA   |  |
|                            | EN2 = V <sub>CC2</sub> ; V <sub>I</sub> = V <sub>CC1</sub> (ISO7730);        |                           | I <sub>CC1</sub>  |     | 1       | 1.4                                                                                                                                                         | mA   |  |
| Punnly augrent DC aireal   | $V_I = 0 \text{ V (ISO7730 with F suffix)}$                                  |                           | I <sub>CC2</sub>  |     | 1.6     | 2.5                                                                                                                                                         | mA   |  |
| Supply current - DC signal | EN2 = V <sub>CC2</sub> ; V <sub>I</sub> = 0 V (ISO7730);                     |                           | I <sub>CC1</sub>  |     | 4.3     | 6                                                                                                                                                           | mA   |  |
|                            | $V_I = V_{CC1}$ (ISO7730 with F suffix)                                      |                           | I <sub>CC2</sub>  |     | 1.8     | 2.7                                                                                                                                                         | mA   |  |
|                            |                                                                              | 1 Mbno                    | I <sub>CC1</sub>  |     | 2.6     | 3.7                                                                                                                                                         | mA   |  |
|                            |                                                                              | 1 Mbps                    | I <sub>CC2</sub>  |     | 1.8     | 2.8                                                                                                                                                         | mA   |  |
| Supply current - AC signal | EN2 = V <sub>CCI</sub> ; All channels switching with                         | 10 Mhna                   | I <sub>CC1</sub>  |     | 2.8 3.9 | mA                                                                                                                                                          |      |  |
|                            | square wave clock input; $C_L = 15 \text{ pF}$                               | 10 Mbps                   | I <sub>CC2</sub>  |     | 2.8     | 3.9                                                                                                                                                         | mA   |  |
|                            |                                                                              | 400 Mb                    | I <sub>CC1</sub>  |     | 3.3     | 2.8 3.9<br>3.3 4.3                                                                                                                                          | mA   |  |
|                            |                                                                              | 100 Mbps I <sub>CC2</sub> |                   |     | 13      | 17                                                                                                                                                          | mA   |  |
| SO7731                     |                                                                              |                           |                   |     |         |                                                                                                                                                             |      |  |
|                            | EN1 = EN2 = 0 V; V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO7731); |                           | I <sub>CC1</sub>  |     | 0.8     | 1.2                                                                                                                                                         | mA   |  |
| Punniu aurrant diaabla     | $V_I = 0 \text{ V (ISO7731 with F suffix)}$                                  |                           | I <sub>CC2</sub>  |     | 0.7     |                                                                                                                                                             |      |  |
| Supply current - disable   | EN1 = EN2 = 0 V; V <sub>I</sub> = 0 V (ISO7731);                             |                           | I <sub>CC1</sub>  |     | 3       | 4.3                                                                                                                                                         | mA   |  |
|                            | $V_I = V_{CCI}$ (ISO7731 with F suffix)                                      |                           | I <sub>CC2</sub>  |     | 1.8     | 2.6                                                                                                                                                         | mA   |  |
|                            | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = V <sub>CCI</sub> (ISO7731);  |                           | I <sub>CC1</sub>  |     | 1.3     | 1.7                                                                                                                                                         | mA   |  |
|                            | $V_I = 0 \text{ V (ISO7731 with F suffix)}$                                  |                           | I <sub>CC2</sub>  |     | 1.6     | 2.2                                                                                                                                                         | mA   |  |
| Supply current - DC signal | EN1 = EN2 = V <sub>CCI</sub> ; V <sub>I</sub> = 0 V (ISO7731);               |                           | I <sub>CC1</sub>  |     | 3.5     | 5                                                                                                                                                           | mA   |  |
|                            | $V_I = V_{CCI}$ (ISO7731 with F suffix)                                      |                           | I <sub>CC2</sub>  |     | 2.8     | 4.1                                                                                                                                                         | mA   |  |
|                            |                                                                              | 4 Mb                      | I <sub>CC1</sub>  |     | 2.4     | 3.4                                                                                                                                                         | mA   |  |
|                            |                                                                              | 1 Mbps                    | I <sub>CC2</sub>  |     | 2.2     | 3.3                                                                                                                                                         | mA   |  |
|                            | EN1 = EN2 = V <sub>CCI</sub> ; All channels switching                        | 40 Mb                     | I <sub>CC1</sub>  |     | 2.8     | 3.8                                                                                                                                                         | mA   |  |
| Supply current - AC signal | with square wave clock input; $C_L = 15 \text{ pF}$                          | 10 Mbps                   | I <sub>CC2</sub>  |     | 2.9     | 4                                                                                                                                                           | mA   |  |
|                            |                                                                              | 400 Mb = -                | I <sub>CC1</sub>  |     | 6.7     | 8.5                                                                                                                                                         | mA   |  |
|                            |                                                                              | 100 Mbps                  | I <sub>CC2</sub>  |     | 10      | 12.5                                                                                                                                                        | mA   |  |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CC}$ 



## 7.13 Electrical Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                      | PARAMETER                          | TEST CONDITIONS                                                                   | MIN                                   | TYP                  | MAX                  | UNIT  |
|----------------------|------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------|----------------------|----------------------|-------|
| $V_{OH}$             | High-level output voltage          | I <sub>OH</sub> = -1 mA; see Figure 13                                            | V <sub>CCO</sub> <sup>(1)</sup> - 0.2 | 2.45                 |                      | V     |
| $V_{OL}$             | Low-level output voltage           | I <sub>OL</sub> = 1 mA; see Figure 13                                             |                                       | 0.05                 | 0.2                  | V     |
| $V_{IT+(IN)}$        | Rising input voltage threshold     |                                                                                   |                                       | $0.6 \times V_{CCI}$ | $0.7 \times V_{CCI}$ | V     |
| V <sub>IT-(IN)</sub> | Falling input voltage threshold    |                                                                                   | 0.3 × V <sub>CCI</sub>                | $0.4 \times V_{CCI}$ |                      | V     |
| $V_{I(HYS)}$         | Input threshold voltage hysteresis |                                                                                   | 0.1 × V <sub>CCI</sub>                | $0.2 \times V_{CCI}$ |                      | V     |
| I <sub>IH</sub>      | High-level input current           | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx or ENx                   |                                       |                      | 10                   | μΑ    |
| I <sub>IL</sub>      | Low-level input current            | V <sub>IL</sub> = 0 V at INx or ENx                                               | -10                                   |                      |                      | μА    |
| CMTI                 | Common-mode transient immunity     | V <sub>I</sub> = V <sub>CCI</sub> or 0 V, V <sub>CM</sub> = 1200 V; see Figure 16 | 85                                    | 100                  |                      | kV/μs |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CC}$ ;  $V_{CCO} = Output\text{-side } V_{CC}$ .

## 7.14 Supply Current Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

| PARAMETER                  | TEST CONDITIONS                                          |          | SUPPLY<br>CURRENT | MIN | TYP  | MAX                                                                                                                                                                | UNIT |
|----------------------------|----------------------------------------------------------|----------|-------------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| ISO7730                    |                                                          |          |                   |     |      |                                                                                                                                                                    |      |
|                            | EN2 = 0 V; V <sub>I</sub> = V <sub>CC1</sub> (ISO7730);  |          | I <sub>CC1</sub>  |     | 1    | 1.4                                                                                                                                                                | mA   |
| Supply current - disable   | $V_I = 0 \text{ V (ISO7730 with F suffix)}$              |          | I <sub>CC2</sub>  |     | 0.3  | 1.4<br>0.4<br>6<br>0.4<br>1.4<br>2.5<br>6<br>2.7<br>3.7<br>2.7<br>3.8<br>3.6<br>4.2<br>14<br>1.2<br>1<br>4.3<br>2.6<br>1.7<br>2.2<br>5<br>4.1<br>3.4<br>3.2<br>3.7 | mA   |
| Supply culterit - disable  | EN2 = 0 V; V <sub>I</sub> = 0 V (ISO7730);               |          | I <sub>CC1</sub>  |     | 4.3  | 6                                                                                                                                                                  | mA   |
|                            | $V_I = V_{CC1}$ (ISO7730 with F suffix)                  |          | I <sub>CC2</sub>  |     | 0.3  | 0.4                                                                                                                                                                | mA   |
|                            | $EN2 = V_{CC2}; V_I = V_{CC1} (ISO7730);$                |          | I <sub>CC1</sub>  |     | 1    | 1.4                                                                                                                                                                | mA   |
| Supply current - DC signal | V <sub>I</sub> = 0 V (ISO7730 with F suffix)             |          | I <sub>CC2</sub>  |     | 1.6  | 2.5                                                                                                                                                                | mA   |
| ouppry current Do digital  | EN2 = V <sub>CC2</sub> ; V <sub>I</sub> = 0 V (ISO7730); |          | I <sub>CC1</sub>  |     | 4.3  | 6                                                                                                                                                                  | mA   |
|                            | $V_I = V_{CC1}$ (ISO7730 with F suffix)                  |          | I <sub>CC2</sub>  |     | 1.8  | 2.7                                                                                                                                                                | mA   |
|                            |                                                          | 1 Mbps   | I <sub>CC1</sub>  |     | 2.6  | 3.7                                                                                                                                                                | mA   |
|                            |                                                          |          | I <sub>CC2</sub>  |     | 0.3  | mA                                                                                                                                                                 |      |
| Supply current - AC signal | EN2 = V <sub>CC2</sub> ; All channels switching with     | 10 Mbps  | I <sub>CC1</sub>  |     |      | mA                                                                                                                                                                 |      |
| ouppi) can one 7.0 oigna.  | square wave clock input; C <sub>L</sub> = 15 pF          | . opo    | I <sub>CC2</sub>  |     | 2.5  | 2.7 r 3.8 r 3.6 r 4.2 r 14 r                                                                                                                                       | mA   |
|                            |                                                          | 100 Mbps |                   |     | 4.2  | mA                                                                                                                                                                 |      |
|                            |                                                          | .compe   | I <sub>CC2</sub>  |     | 10.2 | 14                                                                                                                                                                 | mA   |
| ISO7731                    |                                                          |          |                   |     |      |                                                                                                                                                                    |      |
|                            | EN1 = EN2 = 0 V; $V_I = V_{CCI}^{(1)}$ (ISO7731);        |          | I <sub>CC1</sub>  |     | 0.8  | 1.2                                                                                                                                                                | mA   |
| Supply current - disable   | V <sub>I</sub> = 0 V (ISO7731 with F suffix)             |          | I <sub>CC2</sub>  |     | 0.7  | 1                                                                                                                                                                  | mA   |
|                            | $EN1 = EN2 = 0 \text{ V}; V_1 = 0 \text{ V (ISO7731)};$  |          | I <sub>CC1</sub>  |     | 3    | 4.3                                                                                                                                                                | mA   |
|                            | $V_I = V_{CCI}$ (ISO7731 with F suffix)                  |          | I <sub>CC2</sub>  |     | 1.8  | 2.6                                                                                                                                                                | mA   |
|                            | $EN1 = EN2 = V_{CCI}$ ; $V_I = V_{CCI}$ (ISO7731);       |          | I <sub>CC1</sub>  |     | 1.3  | 1.7                                                                                                                                                                | mA   |
| Supply current - DC signal | V <sub>I</sub> = 0 V (ISO7731 with F suffix)             |          | I <sub>CC2</sub>  |     | 1.6  | 2.2                                                                                                                                                                | mA   |
|                            | $EN1 = EN2 = V_{CCI}$ ; $V_I = 0 \text{ V (ISO7731)}$ ;  |          | I <sub>CC1</sub>  |     | 3.5  | 5                                                                                                                                                                  | mA   |
|                            | $V_I = V_{CCI}$ (ISO7731 with F suffix)                  | 1        | I <sub>CC2</sub>  |     | 2.8  | 4.1                                                                                                                                                                | mA   |
|                            |                                                          | 1 Mbps   | I <sub>CC1</sub>  |     |      | 3.4                                                                                                                                                                | mA   |
|                            |                                                          | -1-      | I <sub>CC2</sub>  |     | 2.2  | 3.2                                                                                                                                                                | mA   |
| Supply current - AC signal | EN1 = EN2 = V <sub>CCI</sub> ; All channels switching    | 10 Mbps  | I <sub>CC1</sub>  |     |      |                                                                                                                                                                    | mA   |
|                            | with square wave clock input; C <sub>L</sub> = 15 pF     |          | I <sub>CC2</sub>  |     | 2.7  |                                                                                                                                                                    | mA   |
|                            |                                                          | 100 Mbps | I <sub>CC1</sub>  |     | 5.6  | 7                                                                                                                                                                  | mA   |
|                            |                                                          |          | I <sub>CC2</sub>  |     | 8    | 10                                                                                                                                                                 | mA   |

<sup>(1)</sup>  $V_{CCI} = Input\text{-side } V_{CC}$ 



# 7.15 Switching Characteristics—5-V Supply

 $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                         | TEST CONDITIONS                                                        | MIN | TYP | MAX | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|-----|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                            | Con Figure 40                                                          | 6   | 11  | 16  | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub>        | See Figure 13                                                          |     | 0.6 | 4.9 | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time (2)                                           | Same-direction channels                                                |     |     | 4   | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time (3)                                                        |                                                                        |     |     | 4.5 | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                           | See Figure 12                                                          |     | 1.3 | 3.9 | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                           | See Figure 13                                                          |     | 1.4 | 3.9 | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                          |                                                                        |     | 8   | 20  | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                           |                                                                        |     | 8   | 20  | ns   |
|                                     | Enable propagation delay, high impedance-to-high output for ISO773x               |                                                                        |     | 7   | 20  | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO773x with F suffix | See Figure 14                                                          |     | 3   | 8.5 | μS   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO773x                |                                                                        |     | 3   | 8.5 | μS   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO773x with F suffix  |                                                                        |     | 7   | 20  | ns   |
| t <sub>DO</sub>                     | Default output delay time from input power loss                                   | Measured from the time V <sub>CC</sub> goes below 1.7 V. See Figure 15 |     | 0.1 | 0.3 | μS   |
| t <sub>ie</sub>                     | Time interval error                                                               | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                              |     | 0.6 |     | ns   |

<sup>(1)</sup> Also known as pulse skew.

t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



## 7.16 Switching Characteristics—3.3-V Supply

V<sub>CC1</sub> = V<sub>CC2</sub> = 3.3 V ±10% (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                         | TEST CONDITIONS                                                        | MIN | TYP | MAX                                                           | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|---------------------------------------------------------------|------|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                            | See Figure 12                                                          | 6   | 11  | 16                                                            | ns   |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub>        | See Figure 13                                                          |     | 0.1 | 5                                                             | ns   |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time (2)                                           | Same-direction channels                                                |     |     | 4.1                                                           | ns   |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time (3)                                                        |                                                                        |     |     | 4.5                                                           | ns   |
| t <sub>r</sub>                      | Output signal rise time                                                           | See Figure 12                                                          |     | 1.3 | 3                                                             | ns   |
| t <sub>f</sub>                      | Output signal fall time                                                           | See Figure 13                                                          |     | 1.3 | 3                                                             | ns   |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                          |                                                                        |     | 17  | 30                                                            | ns   |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                           |                                                                        |     | 17  | 30                                                            | ns   |
|                                     | Enable propagation delay, high impedance-to-high output for ISO773x               |                                                                        |     | 17  | 30                                                            | ns   |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO773x with F suffix | See Figure 14                                                          |     | 3.2 | 8.5                                                           | μS   |
|                                     | Enable propagation delay, high impedance-to-low output for ISO773x                |                                                                        |     | 3.2 | 8.5                                                           | μS   |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO773x with F suffix  |                                                                        |     | 17  | 1.3 3<br>1.3 3<br>17 30<br>17 30<br>17 30<br>17 30<br>3.2 8.5 |      |
| t <sub>DO</sub>                     | Default output delay time from input power loss                                   | Measured from the time V <sub>CC</sub> goes below 1.7 V. See Figure 15 |     | 0.1 | 0.3                                                           | μS   |
| t <sub>ie</sub>                     | Time interval error                                                               | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                              |     | 0.6 |                                                               | ns   |

<sup>(1)</sup> Also known as Pulse Skew.

## 7.17 Switching Characteristics—2.5-V Supply

 $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$  (over recommended operating conditions unless otherwise noted)

|                                     | PARAMETER                                                                         | TEST CONDITIONS                                                        | MIN | TYP | MAX                                                             | UNIT |  |
|-------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|-----------------------------------------------------------------|------|--|
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time                                                            | See Figure 42                                                          | 7.5 | 12  | 18.5                                                            | ns   |  |
| PWD                                 | Pulse width distortion <sup>(1)</sup>  t <sub>PHL</sub> - t <sub>PLH</sub>        | See Figure 13                                                          |     | 0.2 | 5.1                                                             | ns   |  |
| t <sub>sk(o)</sub>                  | Channel-to-channel output skew time <sup>(2)</sup>                                | Same-direction Channels                                                |     |     | 4.1                                                             | ns   |  |
| t <sub>sk(pp)</sub>                 | Part-to-part skew time (3)                                                        |                                                                        |     |     | 4.6                                                             | ns   |  |
| t <sub>r</sub>                      | Output signal rise time                                                           | See Figure 42                                                          |     | 1   | 3.5                                                             | ns   |  |
| t <sub>f</sub>                      | Output signal fall time                                                           | See Figure 13                                                          |     | 1   | 3.5                                                             | ns   |  |
| t <sub>PHZ</sub>                    | Disable propagation delay, high-to-high impedance output                          |                                                                        |     | 22  | 40                                                              | ns   |  |
| t <sub>PLZ</sub>                    | Disable propagation delay, low-to-high impedance output                           |                                                                        |     | 22  | 40                                                              | ns   |  |
|                                     | Enable propagation delay, high impedance-to-high output for ISO773x               |                                                                        |     | 18  | 40                                                              | ns   |  |
| t <sub>PZH</sub>                    | Enable propagation delay, high impedance-to-high output for ISO773x with F suffix | See Figure 14                                                          |     | 3.3 | 8.5                                                             | μS   |  |
|                                     | Enable propagation delay, high impedance-to-low output for ISO773x                |                                                                        |     | 3.3 | 8.5                                                             | μS   |  |
| t <sub>PZL</sub>                    | Enable propagation delay, high impedance-to-low output for ISO773x with F suffix  |                                                                        |     | 18  | 1 3.5<br>1 3.5<br>22 40<br>22 40<br>18 40<br>3.3 8.5<br>3.3 8.5 |      |  |
| t <sub>DO</sub>                     | Default output delay time from input power loss                                   | Measured from the time V <sub>CC</sub> goes below 1.7 V. See Figure 15 |     | 0.1 | 0.3                                                             | μS   |  |
| t <sub>ie</sub>                     | Time interval error                                                               | 2 <sup>16</sup> – 1 PRBS data at 100 Mbps                              |     | 0.6 |                                                                 | ns   |  |

<sup>(1)</sup> Also known as pulse skew.

Product Folder Links: ISO7730 ISO7731

<sup>(</sup>z) t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup>  $t_{sk(pp)}$  is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.

<sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads.

<sup>(3)</sup> t<sub>sk(pp)</sub> is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads.



#### 7.18 Insulation Characteristics Curves





### 7.19 Typical Characteristics





## **Typical Characteristics (continued)**





Free-Air Temperature

Figure 12. Propagation Delay Time vs Free-Air Temperature

# TEXAS INSTRUMENTS

### 8 Parameter Measurement Information



- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  50 kHz, 50% duty cycle,  $t_r \leq$  3 ns,  $t_f \leq$  3ns,  $Z_O =$  50  $\Omega$ . At the input, 50  $\Omega$  resistor is required to terminate Input Generator signal. It is not needed in actual application.
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 13. Switching Characteristics Test Circuit and Voltage Waveforms



Copyright © 2016, Texas Instruments Incorporated

- A. The input pulse is supplied by a generator having the following characteristics: PRR  $\leq$  10 kHz, 50% duty cycle,  $t_f \leq$  3 ns,  $t_f \leq$  3 ns,  $Z_O =$  50  $\Omega$ .
- B.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 14. Enable/Disable Propagation Delay Time Test Circuit and Waveform



## **Parameter Measurement Information (continued)**



- A.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .
- B. Power Supply Ramp Rate = 10 mV/ns

Figure 15. Default Output Delay Time Test Circuit and Voltage Waveforms



A.  $C_L = 15$  pF and includes instrumentation and fixture capacitance within  $\pm 20\%$ .

Figure 16. Common-Mode Transient Immunity Test Circuit

Copyright © 2016–2019, Texas Instruments Incorporated



### **Detailed Description**

#### 9.1 Overview

The ISO773x family of devices has an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier. The transmitter sends a high frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. If the ENx pin is low then the output goes to high impedance. The ISO773x family of devices also incorporates advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions due the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, Figure 17, shows a functional block diagram of a typical channel.

#### 9.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

Figure 17. Conceptual Block Diagram of a Digital Capacitive Isolator

Figure 18 shows a conceptual detail of how the ON-OFF keying scheme works.



Figure 18. On-Off Keying (OOK) Based Modulation Scheme



### 9.3 Feature Description

Table 1 provides an overview of the device features.

**Table 1. Device Features** 

| PART NUMBER    | PART NUMBER CHANNEL DIRECTION MA |          | DEFAULT OUTPUT | PACKAGE | RATED ISOLATION <sup>(1)</sup>               |
|----------------|----------------------------------|----------|----------------|---------|----------------------------------------------|
| ISO7730        | 3 Forward,                       | 100 Mbps | High           | DW-16   | 5000 V <sub>RMS</sub> / 8000 V <sub>PK</sub> |
| 1507730        | 0 Reverse                        |          | nign           | DBQ-16  | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> |
| ISO7730 with F | 3 Forward,<br>0 Reverse          | 100 Mbps | Low            | DW-16   | 5000 V <sub>RMS</sub> / 8000 V <sub>PK</sub> |
| suffix         |                                  |          |                | DBQ-16  | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> |
| ISO7731        | 2 Forward,                       | 100 Mbps | LEast          | DW-16   | 5000 V <sub>RMS</sub> / 8000 V <sub>PK</sub> |
| 1307731        | 1 Reverse                        |          | High           | DBQ-16  | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> |
| ISO7731 with F | 2 Forward,<br>1 Reverse          | 100 Mbps | Low            | DW-16   | 5000 V <sub>RMS</sub> / 8000 V <sub>PK</sub> |
| suffix         |                                  |          | LOW            | DBQ-16  | 3000 V <sub>RMS</sub> / 4242 V <sub>PK</sub> |

<sup>(1)</sup> See Safety-Related Certifications for detailed isolation ratings.

#### 9.3.1 Electromagnetic Compatibility (EMC) Considerations

Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 22. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO773x family of devices incorporates many chip-level design improvements for overall system robustness. Some of these improvements include:

- Robust ESD protection cells for input and output signal pins and inter-chip bond pads.
- Low-resistance connectivity of ESD cells to supply and ground pins.
- Enhanced performance of high voltage isolation capacitor for better tolerance of ESD, EFT and surge events.
- Bigger on-chip decoupling capacitors to bypass undesirable high energy signals through a low impedance path.
- PMOS and NMOS devices isolated from each other by using guard rings to avoid triggering of parasitic SCRs.
- Reduced common mode currents across the isolation barrier by ensuring purely differential internal operation.

Copyright © 2016–2019, Texas Instruments Incorporated



#### 9.4 Device Functional Modes

Table 2 lists the functional modes for the ISO773x devices.

Table 2. Function Table (1)

| V <sub>cci</sub> | V <sub>cco</sub> | INPUT<br>(INx) <sup>(2)</sup> | OUTPUT<br>ENABLE<br>(ENx) | OUTPUT<br>(OUTx) | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|------------------|------------------|-------------------------------|---------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  |                  | Н                             | H or open                 | Н                | Normal Operation:                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                  |                  | L                             | H or open                 | L                | A channel output assumes the logic state of its input.                                                                                                                                                                                                                                                                                                                                                                                           |
| PU               | PU               | Open                          | H or open                 | Default          | Default mode: When INx is open, the corresponding channel output goes to its default logic state. Default is <i>High</i> for ISO773x and <i>Low</i> for ISO773x with F suffix.                                                                                                                                                                                                                                                                   |
| X                | PU               | X                             | L                         | Z                | A low value of Output Enable causes the outputs to be high-impedance                                                                                                                                                                                                                                                                                                                                                                             |
| PD               | PU               | х                             | H or open                 | Default          | Default mode: When $V_{\rm CCI}$ is unpowered, a channel output assumes the logic state based on the selected default option. Default is $\it High\ for\ ISO773x$ and $\it Low\ for\ ISO773x$ with F suffix. When $V_{\rm CCI}$ transitions from unpowered to powered-up, a channel output assumes the logic state of its input. When $V_{\rm CCI}$ transitions from powered-up to unpowered, channel output assumes the selected default state. |
| Х                | PD               | Х                             | х                         | Undetermined     | When $V_{CCO}$ is unpowered, a channel output is undetermined <sup>(3)</sup> . When $V_{CCO}$ transitions from unpowered to powered-up, a channel output assumes the logic state of its input                                                                                                                                                                                                                                                    |

- $V_{CCI}$  = Input-side  $V_{CC}$ ;  $V_{CCO}$  = Output-side  $V_{CC}$ ; PU = Powered up ( $V_{CC} \ge 2.25$  V); PD = Powered down ( $V_{CC} \le 1.7$  V); X = Irrelevant; H = High level; L = Low level ; Z = High Impedance A strongly driven input signal can weakly power the floating  $V_{CC}$  via an internal protection diode and cause undetermined output. The outputs are in undetermined state when 1.7 V <  $V_{CCI}$ ,  $V_{CCO} < 2.25$  V.

## 9.4.1 Device I/O Schematics



Copyright © 2016, Texas Instruments Incorporated

Figure 19. Device I/O Schematics



# 10 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 10.1 Application Information

The ISO773x devices are high-performance, triple-channel digital isolators. These devices come with enable pins on each side which can be used to put the respective outputs in high impedance for multi-master driving applications and reduce power consumption. The ISO773x family of devices use single-ended CMOS-logic switching technology. The voltage range is from 2.25 V to 5.5 V for both supplies,  $V_{CC1}$  and  $V_{CC2}$ . When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is,  $\mu$ C or UART), and a data converter or a line transceiver, regardless of the interface type or standard.

### 10.2 Typical Application

The ISO7731 device, combined with Texas Instruments' mixed-signal microcontroller, RS-485 transceiver, transformer driver, and voltage regulator, can create an isolated RS-485 system as shown in Figure 20.



oopyright @ 2010, Toxas instruments incorporate

Figure 20. Isolated RS-485 Interface Circuit



## **Typical Application (continued)**

#### 10.2.1 Design Requirements

To design with these devices, use the parameters listed in Table 3.

**Table 3. Design Parameters** 

| PARAMETER                                              | VALUE         |
|--------------------------------------------------------|---------------|
| Supply voltage, $V_{CC1}$ and $V_{CC2}$                | 2.25 to 5.5 V |
| Decoupling capacitor between V <sub>CC1</sub> and GND1 | 0.1 μF        |
| Decoupling capacitor from V <sub>CC2</sub> and GND2    | 0.1 μF        |

#### 10.2.2 Detailed Design Procedure

Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO773x family of devices only requires two external bypass capacitors to operate. Figure 21 and Figure 22 show the typical circuit hook-up for the devices.



Figure 21. Typical ISO7730 Circuit Hook-Up

Submit Documentation Feedback

Copyright © 2016-2019, Texas Instruments Incorporated





Figure 22. Typical ISO7731 Circuit Hook-Up



#### 10.2.3 Application Curves

The following typical eye diagrams of the ISO773x family of devices indicate low jitter and wide open eye at the maximum data rate of 100 Mbps.



#### 10.2.3.1 Insulation Lifetime

Insulation lifetime projection data is collected by using industry-standard Time Dependent Dielectric Breakdown (TDDB) test method. In this test, all pins on each side of the barrier are tied together creating a two-terminal device and high voltage applied between the two sides; See Figure 26 for TDDB test setup. The insulation breakdown data is collected at various high voltages switching at 60 Hz over temperature. For reinforced insulation, VDE standard requires the use of TDDB projection line with failure rate of less than 1 part per million (ppm). Even though the expected minimum insulation lifetime is 20 years at the specified working isolation voltage, VDE reinforced certification requires additional safety margin of 20% for working voltage and 87.5% for lifetime which translates into minimum required insulation lifetime of 37.5 years at a working voltage that's 20% higher than the specified value.

Figure 27 shows the intrinsic capability of the isolation barrier to withstand high voltage stress over its lifetime. Based on the TDDB data, the intrinsic capability of the insulation is 1500  $V_{RMS}$  with a lifetime of 135 years. Other factors, such as package size, pollution degree, material group, etc. can further limit the working voltage of the component. The working voltage of DW-16 package is specified upto 1500  $V_{RMS}$  and DBQ-16 package up to 400  $V_{RMS}$ . At the lower working voltages, the corresponding insulation lifetime is much longer than 135 years.





Figure 26. Test Setup for Insulation Lifetime Measurement



Figure 27. Insulation Lifetime Projection Data

# 11 Power Supply Recommendations

To help ensure reliable operation at data rates and supply voltages, a 0.1- $\mu$ F bypass capacitor is recommended at the input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501 or SN6505A. For such applications, detailed power supply design and transformer selection recommendations are available in the SN6501 Transformer Driver for Isolated Power Supplies data sheet or SN6505A Low-Noise 1-A Transformer Drivers for Isolated Power Supplies (SLLSEP9).



## 12 Layout

#### 12.1 Layout Guidelines

A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 28). Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer.

- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/inch<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links
  usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

For detailed layout recommendations, refer to the Digital Isolator Design Guide.

#### 12.1.1 PCB Material

For digital circuit boards operating below 150 Mbps, (or rise and fall times higher than 1 ns), and trace lengths of up to 10 inches, use standard FR-4 UL94V-0 printed circuit boards. This PCB is preferred over cheaper alternatives due to its lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and self-extinguishing flammability-characteristics.

#### 12.2 Layout Example



Figure 28. Layout Example Schematic



## 13 Device and Documentation Support

## 13.1 Documentation Support

#### 13.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Digital Isolator Design Guide
- Texas Instruments, Isolation Glossary
- Texas Instruments, How to use isolation to improve ESD, EFT, and Surge immunity in industrial systems application report
- Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies data sheet
- Texas Instruments, SNx5HVD308xE Low-Power RS-485 Transceivers, Available in a Small MSOP-8 Package data sheet
- Texas Instruments, TPS76350 Low-Power 150-mA Low-Dropout Linear Regulators data sheet
- Texas Instruments, MSP430F2132 Mixed Signal Microcontroller data sheet

#### 13.2 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 4. Related Links

| PARTS   | PRODUCT FOLDER | ORDER NOW  | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|---------|----------------|------------|---------------------|---------------------|---------------------|
| ISO7730 | Click here     | Click here | Click here          | Click here          | Click here          |
| ISO7731 | Click here     | Click here | Click here          | Click here          | Click here          |

#### 13.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 13.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 13.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

Product Folder Links: ISO7730 ISO7731



## 13.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



**DW0016B** 



## **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



## **EXAMPLE BOARD LAYOUT**

# **DW0016B**

## SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## **EXAMPLE STENCIL DESIGN**

# **DW0016B**

## SOIC - 2.65 mm max height



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  9. Board assembly site may have different recommendations for stencil design.

**DBQ0016A** 





## **PACKAGE OUTLINE**

### SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MO-137, variation AB.



## **EXAMPLE BOARD LAYOUT**

# **DBQ0016A**

## SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## **EXAMPLE STENCIL DESIGN**

# **DBQ0016A**

# SSOP - 1.75 mm max height

SHRINK SMALL-OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





26-Feb-2019

## **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | _       | Pins |      | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| ISO7730DBQ       | ACTIVE | SSOP         | DBQ     | 16   | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 7730           | Samples |
| ISO7730DBQR      | ACTIVE | SSOP         | DBQ     | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 7730           | Samples |
| ISO7730DW        | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7730        | Samples |
| ISO7730DWR       | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7730        | Samples |
| ISO7730FDBQ      | ACTIVE | SSOP         | DBQ     | 16   | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 7730F          | Samples |
| ISO7730FDBQR     | ACTIVE | SSOP         | DBQ     | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 7730F          | Samples |
| ISO7730FDW       | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7730F       | Samples |
| ISO7730FDWR      | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7730F       | Sample  |
| ISO7731DBQ       | ACTIVE | SSOP         | DBQ     | 16   | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 7731           | Samples |
| ISO7731DBQR      | ACTIVE | SSOP         | DBQ     | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 7731           | Sample  |
| ISO7731DW        | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7731        | Sample  |
| ISO7731DWR       | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7731        | Sample  |
| ISO7731FDBQ      | ACTIVE | SSOP         | DBQ     | 16   | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 7731F          | Sample  |
| ISO7731FDBQR     | ACTIVE | SSOP         | DBQ     | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | 7731F          | Sample  |
| ISO7731FDW       | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7731F       | Sample  |
| ISO7731FDWR      | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | ISO7731F       | Sample  |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.



## PACKAGE OPTION ADDENDUM

26-Feb-2019

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF ISO7730, ISO7731:

Automotive: ISO7730-Q1, ISO7731-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# PACKAGE MATERIALS INFORMATION

www.ti.com 26-Feb-2019

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO7730DBQR  | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO7730DWR   | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7730FDBQR | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO7730FDWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7731DBQR  | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO7731DWR   | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO7731FDBQR | SSOP            | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| ISO7731FDWR  | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 26-Feb-2019



\*All dimensions are nominal

| Device       | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|---------------------|-----|------|------|-------------|------------|-------------|--|
| ISO7730DBQR  | SSOP                | DBQ | 16   | 2500 | 350.0       | 350.0      | 43.0        |  |
| ISO7730DWR   | SOIC                | DW  | 16   | 2000 | 350.0       | 350.0      | 43.0        |  |
| ISO7730FDBQR | SSOP                | DBQ | 16   | 2500 | 350.0       | 350.0      | 43.0        |  |
| ISO7730FDWR  | SOIC                | DW  | 16   | 2000 | 350.0       | 350.0      | 43.0        |  |
| ISO7731DBQR  | SSOP                | DBQ | 16   | 2500 | 350.0       | 350.0      | 43.0        |  |
| ISO7731DWR   | SOIC                | DW  | 16   | 2000 | 350.0       | 350.0      | 43.0        |  |
| ISO7731FDBQR | SSOP                | DBQ | 16   | 2500 | 350.0       | 350.0      | 43.0        |  |
| ISO7731FDWR  | SOIC                | DW  | 16   | 2000 | 350.0       | 350.0      | 43.0        |  |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







## NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2019, Texas Instruments Incorporated