# EECS151/251A Introduction to Digital Design and ICs

Lecture 19: Energy & Adders Sophia Shao





ACM TURING AWARD HONORS JACK J. DONGARRA FOR PIONEERING CONCEPTS AND METHODS WHICH HAVE RESULTED IN WORLD-CHANGING COMPUTATIONS

Dongarra's Algorithms and Software Fueled the Growth of High-Performance Computing and Had Significant Impacts in Many Areas of Computational Science from AI to Computer Graphics



## Summary

- Wire also contributes to delay, especially in modern technology.
- We can use RC model to capture wire delay as well.
- Energy becomes an increasingly important optimization goal.
  - Dynamic Energy
  - Static Energy



#### Energy

- Overview
- Dynamic & Static
- Adders
  - Single-Bit Full Adder
  - Ripple-Carry Adder
  - Carry-Bypass Adder
  - Carry-Lookahead Adder

## Where does power go in CMOS?

- Dynamic Power Consumption
  - Charging and discharging capacitors
  - Short-Circuit Currents
    - Short-circuit path between supply rails during switching
- Leakage (Static) Power
  - Leaky transistors

## #1: Dynamic Power Consumption

Voltage and frequency scaling (lower Vdd, f)





$$Power = \alpha * C_L * V_{dd}^2 * f_{clk}$$

- Reduce capacitance (lower C\_L)
  - Gate: minimize device sizes w/o significantly hurting perf.
  - Wire: shorten long wires
- Reduce activity factor (lower  $\alpha$ )
  - Clock gating



#### #2: Short-circuit Current

- During transition, both PUD and PDN are on.
- Similar to dynamic power, related to switching activity.
- Typically small, <10% of total power consumption
- Becomes less important in advanced technology
  - Threshold voltages do not scale as fast as supply voltage.
  - If  $V_{dd} < V_{thn} + |V_{thp}|$ , no short circuit.





## #3 Leakage (Static) Power

- Power is consumed with a chip is not switching.
  - "Off" is not really off.
- Subthreshold leakage currents grow exponentially with increases in temperature and decreases in threshold voltage.
  - But threshold voltage scaling is key to circuit performance.
- To reduce leakage power
  - Power gating: Turn OFF power to blocks when they are idle to save leakage
  - Use high-Vt cells.



I<sub>DS</sub> Vs V<sub>GS</sub> characteristics in log scale

Nearly linear



#### Energy

- Overview
- Dynamic & Static

#### Adders

- Single-Bit Full Adder
- Carry-Ripple Adder
- Carry-Bypass Adder
- Carry-Lookahead Adder

## Binary Adder

Adders

```
module add32(i0,i1,sum);
input [31:0] i0,i1;
output [31:0] sum;
assign sum = i0 + i1;
endmodule
```



What's inside?

Depends on:

- Performance/power requirements
- Number of bits

## Single-Bit Full-Adder



$$S = A \overline{B} \overline{C_i} + \overline{A} B \overline{C_i} + \overline{A} \overline{B} C_i + A B Ci$$

$$S = A \oplus B \oplus Ci$$

$$C_0 = AB + BCi + ACi$$

| Α | В | C <sub>in</sub> | C <sub>o</sub> | S |
|---|---|-----------------|----------------|---|
| 0 | 0 | 0               | 0              | 0 |
|   |   | 1               | 0              | 1 |
| 0 | 1 | 0               | 0              | 1 |
|   |   | 1               | 1              | 0 |
| 1 | 0 | 0               | 0              | 1 |
|   |   | 1               | 1              | 0 |
| 1 | 1 | 0               | 1              | 0 |
|   |   | 1               | 1              | 1 |

$$cout = ab + bc + ac$$

## Static CMOS Full Adder

Direct mapping of logic equations

$$C_{o} = AB + BCi + ACi$$

$$\overline{C_{o}} = \overline{AB + C_{i}(A + B)}$$

$$S = ABC_{i} + A\overline{B}\overline{C_{i}} + \overline{A}B\overline{C_{i}} + \overline{A}\overline{B}C_{i}$$

$$= ABC_{i} + (A + B + C_{i})\overline{C_{o}}$$

$$A = ABC_{i} + ABC_{i} + ABC_{i} + ABC_{i} + ABC_{i}$$

$$= ABC_{i} + ABC_{i} + ABC_{i} + ABC_{i} + ABC_{i}$$

$$C_{i} = ABC_{i} + ABC_{i} + ABC_{i} + ABC_{i}$$

$$C_{i} = ABC_{i} + ABC_{i} + ABC_{i} + ABC_{i}$$

$$C_{i} = ABC_{i} + ABC_{i} + ABC_{i} + ABC_{i}$$

28 Transistors

## Express Sum and Carry as a function of P, G, D

- Define generate, propagate and kill as functions of inputs
  - Will use two at a time

$$C_o = AB + BCi + ACi = G + PC_i$$
  
 $S = P \oplus Ci$ 

| Α | В | C <sub>in</sub> | G | Р | K | C <sub>o</sub> | S |
|---|---|-----------------|---|---|---|----------------|---|
| 0 | 0 | 0               | 0 | 0 | 1 | 0              | 0 |
|   |   | 1               |   |   |   | 0              | 1 |
| 0 | 1 | 0               | 0 | 1 | 0 | 0              | 1 |
|   |   | 1               |   |   |   | 1              | 0 |
| 1 | 0 | 0               | 0 | 1 | 0 | 0              | 1 |
|   |   | 1               |   |   |   | 1              | 0 |
| 1 | 1 | 0               | 1 | 0 | 0 | 1              | 0 |
|   |   | 1               |   |   |   | 1              | 1 |

Can also derive expressions for C<sub>o</sub> based on K and P

## Why Generate and Propagate?

- Ripple-carry adders have to wait for the carry of each bit pair to be computed before getting the result.
  - This can take a long time!
- G and P depend only on A and B, not on C (the carry)
  - Thus, we can compute G and P for all bits in parallel
  - Then, the idea is that we can more easily compute the sum without having to wait for carries

### Announcement

- Project starts!
  - Checkpoint 1 this week.
  - Wrap up your labs if you haven't done so already.
- Homework 7 out this week.



- Energy
  - Overview
  - Dynamic & Static
- Adders
  - Single-Bit Full Adder
  - Carry-Ripple Adder
  - Carry-Bypass Adder
  - Carry-Lookahead Adder

## The Ripple-Carry Adder

4-bit adder



#### Worst case delay linear with the number of bits

$$t_d = O(N)$$

$$t_{adder} = (N-1)t_{carry} + t_{sum}$$

Goal: Make the fastest possible carry path circuit

## **Inversion Property**



$$\begin{split} \bar{S}(A,B,C_{\pmb{i}}) &= S(\bar{A},\bar{B},\overline{C}_{\pmb{i}}) \\ \overline{C}_{\pmb{o}}(A,B,C_{\pmb{i}}) &= C_{\pmb{o}}(\bar{A},\bar{B},\overline{C}_{\pmb{i}}) \end{split}$$

## Minimize Critical Path by Reducing Inverting Stages



**Exploit Inversion Property** 



- Energy
  - Overview
  - Dynamic & Static
- Adders
  - Single-Bit Full Adder
  - Carry-Ripple Adder
  - Carry-Bypass Adder
  - Carry-Lookahead Adder

## Carry-Bypass Adder

• Also called 'carry skip'





Idea: If (P0 and P1 and P2 and P3 = 1) then  $C_{03} = C_0$ , else "kill" or "generate".

## Carry-Bypass Adder (cont.)



$$t_{adder} = t_{setup} + (M-1) t_{carry} + (N/M-1)t_{bypass} + (M-1)t_{carry} + t_{sum}$$

## Carry Ripple versus Carry Bypass



• Depends on technology, design constraints



#### Energy

- Overview
- Dynamic & Static
- Adders
  - Single-Bit Full Adder
  - Carry-Ripple Adder
  - Carry-Bypass Adder
  - Carry-Lookahead Adder

## Trees for optimization





T = O(log N)

"+" is associative.

### Parallel Prefix, or "Scan"

If "+" is an associative operator, and  $x_0, ..., x_{p-1}$  are input data then parallel prefix operation computes:  $y_j = x_0 + x_1 + ... + x_j$  for j=0,1,...,p-1



### Lookahead - Basic Idea

Generate (G) = AB

Propagate (P) = A ⊕ B, close to (A+B)

Kill (K) = A B

$$C_o = AB + BCi + ACi = G + PC_i$$



#### Lookahead - Basic Idea

#### Expanding lookahead equations:

$$C_{0,1} = G_1 + P_1C_{i,1} = G_1 + P_1G_0 + P_1P_0C_{i,0}$$

#### Carry at bit k:

$$C_{o,k} = G_k + P_k(G_{k-1} + P_{k-1}C_{o,k-2})$$

#### Expanding at bit k:

$$C_{o,k} = G_k + P_k(G_{k-1} + P_{k-1}(... + P_1(G_0 + P_0C_{i,0})...))$$





Carry-lookahead gate grows at each bit position!

#### Lookahead - Basic Idea

- "Group" propagate and generate signals:
- P true if the group as a whole propagates a carry to cout
- G true if the group as a whole generates a carry
- Group P and G can be generated hierarchically



$$c_{out} = G + Pc_{in}$$

## Carry Look-ahead Adders



$$C_{o,k} = f(A_k, B_k, C_{o,k-1}) = G_k + P_k C_{o,k-1}$$

## Carry Look-ahead Adders



9-bit Example of hierarchically generated P and G signals:

## Carry Lookahead Trees

Build the carry-lookahead tree as a hierarchy of gates

$$C_{0,0} = G_0 + P_0 C_{i,0}$$

$$C_{0,1} = G_1 + P_1C_{i,1} = G_1 + P_1G_0 + P_1P_0C_{i,0}$$

$$C_{0,2} = G_2 + P_2G_1 + P_2P_1G_0 + P_2P_1P_0C_{i,0}$$
  
=  $(G_2 + P_2G_1) + (P_2P_1)(G_0 + P_0C_{i,0}) = G_{2:1} + P_{2:1}C_{0,0}$ 

Can continue building the tree hierarchically.

## Logarithmic (Tree) Adders – Idea

- "Look ahead" across groups of multiple bits to figure out the carry
  - Example with two-bit groups:

$$P_{1:0} = P_1 \cdot P_0$$
,  $G_{1:0} = G_1 + P_1 \cdot G_0$ ,  $\rightarrow C_{out1} = G_{1:0} + P_{1:0} \cdot C_{0,in}$ 

- □ Combine these groups in a tree structure:
  - Delay is now ~log<sub>2</sub>(N)



## Many Kinds of Tree Adders

- Many ways to construct these tree (or "carry lookahead") adders
  - Many of these variations named after the people who first came up with them
- Most of these vary three basic parameters:
  - Radix: how many bits are combined in each PG gate
    - Previous example was radix 2; often go up to radix 4
  - Tree depth: stages of logic to the final carry. Must be at least log<sub>Radix</sub>(N)
  - Sparseness

### Tree Adders



16-bit radix-2 Kogge-Stone tree

### Tree Adders



16-bit radix-4 Kogge-Stone Tree

## Sparse Trees



16-bit radix-2 sparse tree with sparseness of 2

### Tree Adders



**Brent-Kung Tree** 

## Summary

- Binary adders are a common building block of digital systems
- Carry is in the critical path
- Carry-bypass is usually faster than ripple-carry for lengths > 8
- Carry-lookahead, O(~logN) is often the fastest adder with N > 16