Spring 2021

Lab 2

## FIR Filter / 1D Convolution/Cross-Correlation

In this lab we constructed an FIR filter that receives a stream of values and multiplies a sliding window of them with an array of weights, summing the result. The weights are updated individually based on a supplied index. The interface of the module also includes control signals to indicate the ready and valid states of the value, weight, or output.

There are three versions of the filter: a first that comprises only combinational logic for the multiplies and accumulate, a second that partially pipelines these operations - adding registers between each summation, and a third ("max") that pipelines every operation.



As shown in the trace, the "fir\_pipe\_out" trace lags the "fir\_out" trace by 3 clock cycles corresponding to the three pipeline stages we added. The final "stage" is merely a buffer for the output that could be omitted. The "fir\_max\_out" lags by an additional cycle due to the additional pipeline stage added after the multiply step. Note the output\_valid signal is activated as appropriate in the max version — this way the pipeline carries the valid flag through the operation. Pipelining in this situation does not affect total bandwidth as there is no variance between operations that may benefit from buffering and there is no out-of-order execution.

If we had greater understanding of the hardware target we would be using, we could discuss how increased pipelining can lower the time required for state changes in the module. As certain operations may take more time to complete, dividing up complex operations into multiple steps can decrease the time required. This can ultimately facilitate higher clock speeds – which will negate some, but not all, of the cycle lag incurred by the pipelining. Adding pipeline registers increases the footprint of the module as well as the total power requirements to charge and discharge these registers.