

## Introduction to Overlays





#### **Outline**

- Overlay Concept
- > External devices support
- base Overlay
- > Python programmer's view







#### **FPGA** overlays – hardware libraries

> Overlays are generic FPGA designs that target multiple users with new design abstractions and tools

#### > Overlay characteristics

- Post-bitstream programmable via software APIs
- Typically optimized for given application <u>domains</u>
- Encourages the use of open source tools & fast compilation
- Enables productivity by re-using pre-optimized designs
- Makes benefits of FPGAs accessible to new users.



#### Anatomy of an overlay IP subsystem

#### > Designed to be immediately reused by anyone

>> or re-purposed elsewhere by "person skilled in the art" (PSITA)

#### > Comprises

- >> Programmable FPGA IP core
- >> FPGA bitstream
- >> C code to expose programmable functionality
- >> Python-to-C bindings
- >> Python library with API
- >> Protocol
- >> Jupyter notebook examples



FPGA overlays – hardware libraries



Create an FPGA design for a <u>class</u> of related applications

Step 3: (// Intitalization oled\_init();

Wrap the C API to create a Python library

```
6c78 3963 7367 3232 3500 6300 0b32
while(1){
                          332f 3039 2f33 3000 6400 0931 323a
  while((MAILBOX_CMD_ADDR & @
                           3a31 3900 6500 0532 7cff ffff
  cmd=MAILBOX CMD ADDR:
   count = (cmd & 0x0000ff00)
                          0720 0031 a103 8031 413d 0831 6109
   if((count==0) || (count>253
                          c204 0010 9330 e100 cf30 c100 8120
                           0020 0020 0020 0020 0020 0020
                          813c c831 8108 8134 2100 0032 0100
                          e1ff ff33 2100 0533 4100 0433 0101
   for(i=0; i<count; i++) {
                          6100 0032 8100 0032 a100 0032 c100
        switch ((cmd & 0x06) >> 1) { // use bit[2:1]
           case 0 : MAILBOX_DATA(i) = *(u8 *) MAILBOX_ADDR; break;
           case 1 : MAILBOX_DATA(i) = *(u16 *) MAILBOX_ADDR; break
           case 3 : MAILBOX_DATA(i) = *(u32 *) MAILBOX_ADDR; break
```

Step 2: Export the bits

Export the bitstream and a C API for programming the design

```
6c78 3963 7367 3232 3500 6300 0b32
                                                                              ffff
from time import sleep
from pynq import Overlay
                                                                             6630
from pynq.iop import PMOD_ADC, PMOD_DAC
                                                                             8120
ol = Overlay("base.bit")
                                                                             0020
ol.download()
# Writing values from 0.0V to 2.0V with step 0.1V.
                                                                            0020
dac id = int(input("Type in the PMOD ID of the DAC (1 \sim 2): "))
                                                                            2 0100
adc_id = int(input("Type in the PMOD ID of the ADC (1 \sim 2): "))
                                                                            0101
                                                                            2 c100
dac = PMOD DAC(dac id)
adc = PMOD ADC(adc id)
for j in range(20):
    value = 0.1 * 7
   dac.write(value)
   sleep(0.5)
    readings=adc.read(1,0,0)
    print("Voltage read by DAC is: {:.4f} Volts".format(adc.read(1,0,0)[0]);
```

Step 4:

Import the bitstream and the library in your Python scripts and program



# **External interfacing with the Base Overlay**







## Low-cost PYNQ boards: Pmod, RPi, Arduino Interfaces



Typically every new Pmod, Raspberry Pi, or Arduino module requires a new design/seperate bitstream



#### Pmod: many physical & electrical instances



What if we could handle all Pmod instances with a single bitstream?



base Overlay MicroBlaze IO Processor (IOP)



### **Configure IO Processor for Pmod**





#### **Pmod IOP**





## **Configure IO Processor for Arduino Shield**





#### **Arduino IOP**



## Configure IO Processor for Raspberry Pi Shield



#### Soft Processor Subsystem (SPS)



The A9 controls the MicroBlaze processors

The A9 delivers the binary code to be executed via dual-ported Instruction BRAMs

The A9 exchange data and control (commands/status) with the MicroBlazes via dual-ported Data BRAMs

Multiple SPS units can be used to control subsystems in the PL fabric: e.g. IO interfaces, internal interfaces, data-path units and instrumentation

SPS can also be used for distributed processing



## IO Switch (IOS)



The IO Switch can be re-used to control any external interface



## The rest of the base Overlay







#### Complete base Overlay (base.bit)



#### base Overlay – Vivado Interface View

- > PL design of the base Overlay
- Standard FPGA design flow used
- > Vivado IPI
- > Interface to Python
- > Memory Map
- > Open source
- > Components are re-useable





#### Video

#### > HDMI\_in, HDMI\_out

- >> Stream from HDMI\_in to DRAM; stream from DRAM to HDMI\_out
- >> 3 separate DRAM framebuffers available

#### > Image processing on ARM A9s

>> E.g. OpenCV





#### Video In path

- > HDMI\_in (TMDS) -> frontend -> color\_convert -> axis\_register\_slice -> pixel\_clock -> axis\_vdma -> HP0 (PS7)
  - >> The frontend module wraps all of the clock and timing logic





#### Color conversion and pixel packing

- > color\_convert
  - >> Transform the input signal into different color spaces
- > pixel\_pack
  - >> Convert between 8/24/32-bit
- > Default: BGR (24-bit)
  - >> RGB (24-bit)
  - >> RGBA (32-bit)
  - >> BGR (24-bit)
  - >> YCbCr (24-bit)
  - Srayscale (8-bit)
- > HLS source available





#### **Video Out path**

- > HP0 (PS7) -> axi\_vdma -> pixel\_unpack -> axis\_register\_slice -> color\_convert -> frontend -> HDMI\_out (TMDS)
  - >> All sub-modules perform reverse operations of the HDMI IN block



#### Video example

```
Python imports,
In [1]: from pynq.overlays.base import BaseOverlay
                                                            HDMI instances
        from pynq.lib.video import *
        base = BaseOverlay("base.bit")
        hdmi in = base.video.hdmi in
        hdmi_out = base.video.hdmi_out
                                                                  In [4]: import time
                        Configure() – HDMI in/out
                                                                          numframes = 600
                           resolution/colorspace
                                                                                                                readframe()
                                                                          start = time.time()
                                                                          for _ in range(numframes):
In [2]: hdmi in.configure()
                                                                                                                writeframe()
                                                                             f = hdmi in.readframe()
       hdmi out.configure(hdmi in.mode)
                                                                             hdmi out.writeframe(f)
       hdmi in.start()
                                                                          end = time.time()
       hdmi_out.start()
                                                                          print("Frames per second: " + str(numframes / (end - start)))
                                                                          Frames per second: 60.08865801337141
                                                          Connect HDMI in
In [3]: hdmi_in.tie(hdmi_out)
                                                                  to out
```

https://github.com/Xilinx/PYNQ/blob/master/boards/Pynq-Z1/base/notebooks/video/hdmi\_introduction.ipynb



#### Base overlay resource utilization

#### > Z-7020, LUTs resource utilization ~50%

>> IOP (Pmod) ~ 6%

>> Video ~ 15%

IOP (Arduino) ~ 12%

IOP (RPi) ~ 10%

| Name                              | Slice LUTs (53200) | Slice Registers<br>(106400) | F7<br>Muxes<br>(26600) | F8<br>Muxes<br>(13300) | Slice<br>(13300) | LUT as Logic<br>(53200) | LUT as Memory<br>(17400) | LUT Flip Flop Pairs<br>(53200) | Block RAM Tile<br>(140) | DSPs<br>(220) |   |
|-----------------------------------|--------------------|-----------------------------|------------------------|------------------------|------------------|-------------------------|--------------------------|--------------------------------|-------------------------|---------------|---|
| ∨ N base_wrapper                  | 37339              | 52149                       | 963                    | 104                    | 13100            | 35699                   | 1640                     | 18304                          | 79                      | 18            |   |
| ✓ I base_i (base)                 | 37339              | 52149                       | 963                    | 104                    | 13100            | 35699                   | 1640                     | 18304                          | 79                      | 18            |   |
| > I video (video_imp_1KRFORE)     | 8648               | 16255                       | 323                    | 20                     | 4036             | 8320                    | 328                      | 4790                           | 10                      | 18            |   |
| > II iop_arduino (iop_arduino_im  | 6563               | 7234                        | 137                    | 7                      | 2229             | 6380                    | 183                      | 3016                           | 16                      | 0             |   |
| > II iop_rpi (iop_rpi_imp_RNFCEZ) | 5116               | 5747                        | 129                    | 8                      | 1687             | 4923                    | 193                      | 2299                           | 16                      | 0             |   |
| > I ps7_0_axi_periph (base_ps7    | 3748               | 5888                        | 61                     | 61                     | 1680             | 3389                    | 359                      | 1731                           | 0                       | 0             |   |
| > I iop_pmodb (iop_pmodb_imp      | 3488               | 3885                        | 128                    | 4                      | 1289             | 3332                    | 156                      | 1433                           | 16                      | 0             |   |
| > I iop_pmoda (iop_pmoda_imp      | 3486               | 3885                        | 128                    | 4                      | 1322             | 3330                    | 156                      | 1425                           | 16                      | 0             | L |
| > I trace_analyzer_pi (trace_anal | 1644               | 2545                        | 0                      | 0                      | 689              | 1565                    | 79                       | 1022                           | 3                       | 0             |   |
| > I trace_analyzer_pmodb (trace   | 1318               | 1927                        | 0                      | 0                      | 523              | 1244                    | 74                       | 796                            | 2                       | 0             |   |

#### The cost of handling the interfaces is modest



# The Python programmer's view







#### Load base overlay on PL





### **Configure IO Processor**





#### **Jupyter Notebook**



5 lines of user code ... thanks to Python, FPGA overlays, abstraction & re-use



#### **Summary**

- > Overlay Concept
- > base Overlay
- > IOPs
- > Using Overlays
- > Labs

>> 30

- >> Grove temperature sensor
- >> Pmod OLED
- >> Grove LEDBar (optional)
- >> Grove light sensor (optional)



**EXILINX**.

## **Questions?**





## Adaptable. Intelligent.





