

#### What is CUDA?



- CUDA Architecture
  - Expose GPU parallelism for general-purpose computing
  - Retain performance
- CUDA C/C++
  - Based on industry-standard C/C++
  - Small set of extensions to enable heterogeneous programming
  - Straightforward APIs to manage devices, memory etc.
- This session introduces CUDA C/C++

### Introduction to CUDA C/C++



- What will you learn in this session?
  - Start from "Hello World!"
  - Write and launch CUDA C/C++ kernels
  - Manage GPU memory
  - Manage communication and synchronization

## Prerequisites



- You (probably) need experience with C or C++
- You don't need GPU experience
- You don't need parallel programming experience
- You don't need graphics experience



### **CONCEPTS**

Heterogeneous Computing

**Blocks** 

**Threads** 

Indexing

Shared memory

\_\_syncthreads()

Asynchronous operation

Handling errors

Managing devices



#### CONCEPTS

Heterogeneous Computing

Blocks

Threads

Indexing

Shared memory

syncthreads()

Asynchronous operation

Handling errors

Managing devices

# **HELLO WORLD!**

# Heterogeneous Computing



- Terminology:
  - Host The CPU and its memory (host memory)
  - Device The GPU and its memory (device memory)





Device

# Heterogeneous Computing



```
#include <algorithm>
#define RADIUS 3
#define BLOCK_SIZE 16
 __global__ void stencil_1d(int *in, int *out) {
          shared__ int temp[BLOCK_SIZE + 2 * RADIUS];
        int gindex = threadIdx.x + blockIdx.x * blockDim.x;
        int lindex = threadIdx.x + RADIUS;
        // Read input elements into shared memory
        temp[lindex] = in[gindex];
               temp[lindex - RADIUS] = in[gindex - RADIUS]:
               temp[lindex + BLOCK_SIZE] = in[gindex + BLOCK_SIZE];
       // Synchronize (ensure all the data is available)
        syncthreads():
        for (int offset = -RADIUS ; offset <= RADIUS ; offset++)
               result += temp[lindex + offset];
        out[gindex] = result;
void fill_ints(int *x, int n) {
        fill_n(x, n, 1);
int main(void) {
                          // host copies of a, b, c
        int *d in, *d out: // device copies of a, b, c
        int size = (N + 2*RADIUS) * sizeof(int);
        // Alloc space for host copies and setup values
        in = (int *)malloc(size); fill_ints(in, N + 2*RADIUS);
        out = (int *)malloc(size); fill_ints(out, N + 2*RADIUS);
        // Alloc space for device copies
        cudaMalloc((void **)&d in. size):
        cudaMalloc((void **)&d_out, size);
        cudaMemcpy(d_in, in, size, cudaMemcpyHostToDevice);
        cudaMemcpy(d_out, out, size, cudaMemcpyHostToDevice);
        stencil_1d<<<N/BLOCK_SIZE,BLOCK_SIZE>>>(d_in + RADIUS, d_out + RADIUS);
        // Copy result back to host
        cudaMemcpy(out, d_out, size, cudaMemcpyDeviceToHost);
        cudaFree(d_in); cudaFree(d_out);
```



# Simple Processing Flow





## Simple Processing Flow





# Simple Processing Flow





#### Hello World!



```
int main(void) {
    printf("Hello World!\n");
    return 0;
}
```

Standard C that runs on the host

 NVIDIA compiler (nvcc) can be used to compile programs with no device code

#### Output:

```
$ nvcc
hello_world.cu
$ a.out
Hello World!
$
```



```
global void mykernel(void) {
      printf("Hello World from device!\n");
int main(void) {
      mykernel<<<1,1>>>();
      cudaDeviceSynchronize();
      printf("Hello World from host!\n");
      return 0;
```

Two new syntactic elements...



```
__global__ void mykernel(void) {
     printf("Hello world from device!\n");
}
```

- CUDA C/C++ keyword \_\_global\_ indicates a function that:
  - Runs on the device
  - Is called from host code
- nvcc separates source code into host and device components
  - Device functions (e.g. mykernel()) processed by NVIDIA compiler
  - Host functions (e.g. main()) processed by standard host compiler
    - gcc, cl.exe



```
mykernel<<<1,1>>>();
```

- Triple angle brackets mark a call from host code to device code
  - Also called a "kernel launch"
  - We'll return to the parameters (1,1) in a moment
- That's all that is required to execute a function on the GPU!

#### Hello world



- Login to your workstation
- Each coding project in a separate folder in the following dir
  - ~/computefest/exercises/
- cd ~/computefest/exercises/cuda/hello\_world
- All dirs have Makefiles for you
- Try building/running the code
  - make
  - sbatch runit.slurm

### Screenshot







```
global void mykernel(void) {
     printf("Hello from device!\n");
                                       Output:
int main(void) {
                                       $ nvcc hello.cu
     mykernel<<<1,1>>>();
                                       $ a.out
     printf("Hello from Host!\n");
                                       Hello from
     return 0;
                                       device!
                                       Hello from
                                       Host!
```

mykernel() does nothing interesting, somewhat anticlimactic!

# Parallel Programming in CUDA C/C++



- But wait... GPU computing is about massive parallelism!
- We need a more interesting example...
- We'll start by adding two integers and build up to vector addition



#### Addition on the Device



A simple kernel to add two integers

```
__global__ void add(int *a, int *b, int *c) {
     *c = *a + *b;
}
```

- As before \_\_global\_\_ is a CUDA C/C++ keyword meaning
  - add() will execute on the device
  - add() will be called from the host

#### Addition on the Device



Note that we use pointers for the variables

```
__global__ void add(int *a, int *b, int *c) {
    *c = *a + *b;
}
```

- add() runs on the device, so a, b and c must point to device memory
- We need to allocate memory on the GPU

### Memory Management



- Host and device memory are separate entities
  - Device pointers point to GPU memory
     May be passed to/from host code
     May not be dereferenced in host code
  - Host pointers point to CPU memory
     May be passed to/from device code
     May not be dereferenced in device code





- Simple CUDA API for handling device memory
  - cudaMalloc(), cudaFree(), cudaMemcpy()
  - Similar to the C equivalents malloc(), free(), memcpy()

### Addition on the Device: add()



Returning to our add() kernel

```
__global__ void add(int *a, int *b, int *c) {
    *c = *a + *b;
}
```

- Let's take a look at main()...
- Open exercises/cuda/simple\_add/kernel.cu
- Fill-in missing code as indicated.
  - Need to replace "FIXME" with code. Comments should help.
  - If something isn't clear, PLEASE ASK! ©

### Addition on the Device: main()



```
int main(void) {
                       // host copies of a, b, c
      int a, b, c;
      int *d a, *d b, *d c;  // device copies of a, b, c
      int size = sizeof(int);
      // Allocate space for device copies of a, b, c
      cudaMalloc((void **)&d a, size);
      cudaMalloc((void **)&d b, size);
      cudaMalloc((void **)&d c, size);
      // Setup input values
      a = 2;
      b = 7;
```

### Addition on the Device: main()



```
// Copy inputs to device
cudaMemcpy(d a, &a, size, cudaMemcpyHostToDevice);
cudaMemcpy(d b, &b, size, cudaMemcpyHostToDevice);
// Launch add() kernel on GPU
add<<<1,1>>> (d a, d b, d c);
// Copy result back to host
cudaMemcpy(&c, d c, size, cudaMemcpyDeviceToHost);
// Cleanup
cudaFree(d a); cudaFree(d b); cudaFree(d c);
return 0;
```



#### CONCEPTS

Heterogeneous Computing

Blocks

Threads

Indexing

Shared memory

\_\_syncthreads()

Asynchronous operation

Handling errors

Managing devices

# RUNNING IN PARALLEL

## Moving to Parallel



- GPU computing is about massive parallelism
  - So how do we run code in parallel on the device?

```
add<<< 1, 1 >>>();

add<<< N, 1 >>>();
```

Instead of executing add() once, execute N times in parallel

#### Vector Addition on the Device



- With add() running in parallel we can do vector addition
- Terminology: each parallel invocation of add() is referred to as a block
  - The set of blocks is referred to as a grid
  - Each invocation can refer to its block index using blockIdx.x

```
__global__ void add(int *a, int *b, int *c) {
    c[blockIdx.x] = a[blockIdx.x] + b[blockIdx.x];
}
```

By using blockIdx.x to index into the array, each block handles a different index

### Vector Addition on the Device



```
__global__ void add(int *a, int *b, int *c) {
    c[blockIdx.x] = a[blockIdx.x] + b[blockIdx.x];
}
```

On the device, each block can execute in parallel:

```
Block 0 Block 1 Block 2 Block 3  c[0] = a[0] + b[0]; c[1] = a[1] + b[1]; c[2] = a[2] + b[2]; c[3] = a[3] + b[3];
```

### Vector Addition on the Device: add()



Returning to our parallelized add() kernel

```
__global__ void add(int *a, int *b, int *c) {
    c[blockIdx.x] = a[blockIdx.x] + b[blockIdx.x];
}
```

- Let's take a look at main()...
- Open exercises/cuda/simple\_add\_blocks/kernel.cu
- Fill-in missing code as indicated.
  - Should be clear from comments where you need to add some code
  - Need to replace "FIXME" with the proper piece of code.

### Vector Addition on the Device: main()



```
#define N 512
int main(void) {
  int *a, *b, *c; // host copies of a, b, c
  int *d a, *d b, *d c;  // device copies of a, b, c
  int size = N * sizeof(int);
  // Alloc space for device copies of a, b, c
  cudaMalloc((void **)&d a, size);
  cudaMalloc((void **)&d b, size);
  cudaMalloc((void **)&d c, size);
  // Alloc space for host copies of a, b, c and setup input values
  a = (int *)malloc(size); random_ints(a, N);
  b = (int *)malloc(size); random ints(b, N);
  c = (int *)malloc(size);
```

### Vector Addition on the Device: main()



```
// Copy inputs to device
cudaMemcpy(d a, a, size, cudaMemcpyHostToDevice);
cudaMemcpy(d b, b, size, cudaMemcpyHostToDevice);
// Launch add() kernel on GPU with N blocks
add<<<\n,1>>>(d_a, d_b, d_c);
// Copy result back to host
cudaMemcpy(c, d_c, size, cudaMemcpyDeviceToHost);
// Cleanup
free(a); free(b); free(c);
cudaFree(d a); cudaFree(d b); cudaFree(d c);
return 0;
```

### Review (1 of 2)



- Difference between host and device
  - Host CPU
  - Device GPU
- Using global to declare a function as device code
  - Executes on the device
  - Called from the host
- Passing parameters from host code to a device function

# Review (2 of 2)



- Basic device memory management
  - cudaMalloc()
  - cudaMemcpy()
  - cudaFree()
- Launching parallel kernels
  - Launch и copies of add() with add<<<и,1>>>>(...);
  - Use blockIdx.x to access block index



CONCEPTS

Heterogeneous Computing

Blocks

**Threads** 

Indexing

Shared memory

\_\_syncthreads()

Asynchronous operation

Handling errors

Managing devices

INTRODUCING THREADS

#### **CUDA Threads**



- Terminology: a block can be split into parallel threads
- Let's change add() to use parallel threads instead of parallel blocks

```
__global__ void add(int *a, int *b, int *c) {
    c[threadIdx.x] = a[threadIdx.x] + b[threadIdx.x];
}
```

- We use threadIdx.x instead of blockIdx.x
- Need to make one change in main()...
- Open exercises/cuda/simple\_add\_threads/kernel.cu

## Vector Addition Using Threads: main()



```
#define N 512
int main(void) {
                                    // host copies of a, b, c
   int *a, *b, *c;
                            // device copies of a, b, c
   int *d a, *d b, *d c;
   int size = N * sizeof(int);
    // Alloc space for device copies of a, b, c
    cudaMalloc((void **)&d a, size);
    cudaMalloc((void **)&d b, size);
    cudaMalloc((void **)&d c, size);
    // Alloc space for host copies of a, b, c and setup input values
   a = (int *)malloc(size); random ints(a, N);
   b = (int *)malloc(size); random ints(b, N);
   c = (int *)malloc(size);
```

## Vector Addition Using Threads: main()



```
// Copy inputs to device
cudaMemcpy(d a, a, size, cudaMemcpyHostToDevice);
cudaMemcpy(d b, b, size, cudaMemcpyHostToDevice);
// Launch add() kernel on GPU with N threads
add <<<1,N>>> (d a, d b, d c);
// Copy result back to host
cudaMemcpy(c, d c, size, cudaMemcpyDeviceToHost);
// Cleanup
free(a); free(b); free(c);
cudaFree(d_a); cudaFree(d_b); cudaFree(d_c);
return 0;
```



#### CONCEPTS

Heterogeneous Computing

Blocks

Threads

Indexing

Shared memory

syncthreads()

Asynchronous operation

Handling errors

Managing devices

# COMBINING THREADS AND BLOCKS

# Combining Blocks and Threads



- We've seen parallel vector addition using:
  - Many blocks with one thread each
  - One block with many threads
- Let's adapt vector addition to use both blocks and threads
- Why? We'll come to that...
- First let's discuss data indexing...

## Indexing Arrays with Blocks and Threads



- No longer as simple as using blockIdx.x and threadIdx.x
  - Consider indexing an array with one element per thread (8 threads/block)



With M threads/block a unique index for each thread is given by:

```
int index = threadIdx.x + blockIdx.x * M;
```

## Indexing Arrays: Example



Which thread will operate on the red element?





```
int index = threadIdx.x + blockIdx.x * M;
= 5 + 2 * 8;
= 21;
```

## Vector Addition with Blocks and Threads



Use the built-in variable blockDim.x for threads per block
int index = threadIdx.x + blockIdx.x \* blockDim.x;

 Combined version of add() to use parallel threads and parallel blocks

```
__global__ void add(int *a, int *b, int *c) {
    int index = threadIdx.x + blockIdx.x * blockDim.x;
    c[index] = a[index] + b[index];
}
```

- What changes need to be made in main()?
- Open exercises/cuda/simple\_add\_blocks\_threads/kernel.cu

## Addition with Blocks and Threads: main()



```
#define N (2048*2048)
#define THREADS PER BLOCK 512
int main(void) {
                                    // host copies of a, b, c
   int *a, *b, *c;
   int *d a, *d b, *d c;
                            // device copies of a, b, c
   int size = N * sizeof(int);
    // Alloc space for device copies of a, b, c
    cudaMalloc((void **)&d a, size);
    cudaMalloc((void **)&d b, size);
    cudaMalloc((void **)&d c, size);
    // Alloc space for host copies of a, b, c and setup input values
   a = (int *)malloc(size); random ints(a, N);
   b = (int *)malloc(size); random ints(b, N);
    c = (int *)malloc(size);
```

## Addition with Blocks and Threads: main()



```
// Copy inputs to device
cudaMemcpy(d a, a, size, cudaMemcpyHostToDevice);
cudaMemcpy(d_b, b, size, cudaMemcpyHostToDevice);
// Launch add() kernel on GPU
add<<<N/THREADS PER BLOCK, THREADS PER BLOCK>>>(d a, d b, d c);
// Copy result back to host
cudaMemcpy(c, d c, size, cudaMemcpyDeviceToHost);
// Cleanup
free(a); free(b); free(c);
cudaFree(d a); cudaFree(d b); cudaFree(d c);
return 0;
```

## Handling Arbitrary Vector Sizes



- Typical problems are not friendly multiples of blockDim.x
- Avoid accessing beyond the end of the arrays:

```
__global__ void add(int *a, int *b, int *c, int n) {
   int index = threadIdx.x + blockIdx.x * blockDim.x;
   if (index < n)
      c[index] = a[index] + b[index];
}</pre>
```

Update the kernel launch:

```
add <<< (N / M) + 1, M>>> (d_a, d_b, d_c, N);
```

# Why Bother with Threads?



- Threads seem unnecessary
  - They add a level of complexity
  - What do we gain?
- Unlike parallel blocks, threads have mechanisms to:
  - Communicate
  - Synchronize
- To look closer, we need a new example...

#### Review



- Launching parallel kernels
  - Launch и copies of add() with add<<<и/м,м>>> (...);
  - Use blockIdx.x to access block index
  - Use threadIdx.x to access thread index within block

Allocate elements to threads:

```
int index = threadIdx.x + blockIdx.x * blockDim.x;
```



CONCEPTS

Heterogeneous Computing

Blocks

Threads

Indexing

Shared memory

\_\_syncthreads()

Asynchronous operation

Handling errors

Managing devices

**COOPERATING THREADS** 

#### 1D Stencil



- Consider applying a 1D stencil to a 1D array of elements
  - Each output element is the sum of input elements within a radius
- If radius is 3, then each output element is the sum of 7 input elements:



## Implementing Within a Block



- Each thread processes one output element
  - blockDim.x elements per block
- Input elements are read several times
  - With radius 3, each input element is read seven times



## Simple Stencil in 1d



- Open exercises/cuda/simple\_stencil/kernel.cu
- Finish the kernel and the kernel launch
  - Each thread calculates one stencil value
  - Reads 2\*RADIUS + 1 values
  - dim3 type: CUDA 3 dimensional struct used for grid/block sizes
- Inserted GPU timers into code to time the execution of the kernel
- Try various sizes of N, RADIUS, BLOCK
- Time a large (over a million) value of N with a RADIUS of 7

### Can we do better?



- Input elements are read multiple times
  - With RADIUS=3, each input element is read seven times!
  - Neighbouring threads read most of the same elements.
    - Thread 7 reads elements 4 through 10
    - Thread 8 reads elements 5 through 11

Can we avoid redundant reading of data?

## **Sharing Data Between Threads**



- Terminology: within a block, threads share data via shared memory
- Extremely fast on-chip memory, user-managed
- Declare using \_\_shared\_\_, allocated per block
- Data is not visible to threads in other blocks

## Implementing With Shared Memory



- Cache data in shared memory (user managed scratch-pad)
  - Read (blockDim.x + 2 \* radius) input elements from global memory to shared memory
  - Compute blockDim.x output elements
  - Write blockDim.x output elements to global memory
- Each block needs a halo of radius elements at each boundary



#### Stencil Kernel



```
global void stencil 1d(int *in, int *out) {
 shared int temp[BLOCK SIZE + 2 * RADIUS];
int gindex = threadIdx.x + blockIdx.x * blockDim.x;
int lindex = threadIdx.x + RADIUS;
// Read input elements into shared memory
temp[lindex] = in[gindex];
if (threadIdx.x < RADIUS) {</pre>
  temp[lindex - RADIUS] = in[gindex - RADIUS];
  temp[lindex + BLOCK SIZE] =
    in[gindex + BLOCK SIZE];
```

## Stencil Kernel



```
// Apply the stencil
int result = 0;
for (int offset = -RADIUS ; offset <= RADIUS ; offset++)
  result += temp[lindex + offset];

// Store the result
out[gindex] = result;
}</pre>
```

## Simple Stencil 1d with shared memory



- cd exercises/cuda/simple\_stencil\_smem/
- Run the code. It will build/run without modification.
  - If Errors occur, each offending element will be printed to the screen
- What is the result with N=10,000 and BLOCK=32?
- What is the result with N=10,000 and BLOCK=64?
  - Why?

#### Data Race!



- The stencil example will not work...
- Suppose thread 15 reads the halo before thread 0 has fetched it...

## \_\_syncthreads()



```
void syncthreads();
```

- Synchronizes all threads within a block
  - Used to prevent RAW / WAR / WAW hazards
- All threads must reach the barrier
  - In conditional code, the condition must be uniform across the block
- Insert syncthreads() into the kernel in the proper location
- Compare timing of previous simple stencil with the current shared memory implementation for same (large N) and BLOCK=512

#### Stencil Kernel



```
global void stencil 1d(int *in, int *out) {
    shared int temp[BLOCK SIZE + 2 * RADIUS];
  int gindex = threadIdx.x + blockIdx.x * blockDim.x;
  int lindex = threadIdx.x + radius;
  // Read input elements into shared memory
  temp[lindex] = in[gindex];
  if (threadIdx.x < RADIUS) {</pre>
      temp[lindex - RADIUS] = in[gindex - RADIUS];
      temp[lindex + BLOCK SIZE] = in[gindex + BLOCK SIZE];
  // Synchronize (ensure all the data is available)
    syncthreads();
```

#### Stencil Kernel



```
// Apply the stencil
int result = 0;
for (int offset = -RADIUS ; offset <= RADIUS ; offset++)
    result += temp[lindex + offset];

// Store the result
out[gindex] = result;</pre>
```

## Review (1 of 2)



- Launching parallel threads
  - Launch и blocks with м threads per block with kernel<<<и,м>>> (...);
  - Use blockIdx.x to access block index within grid
  - Use threadIdx.x to access thread index within block

#### Allocate elements to threads:

```
int index = threadIdx.x + blockIdx.x * blockDim.x;
```

## Review (2 of 2)



- Use \_\_shared\_\_ to declare a variable/array in shared memory
  - Data is shared between threads in a block
  - Not visible to threads in other blocks
  - Using large shared mem size impacts number of blocks that can be scheduled on an SM (48K total smem size)
- Use syncthreads() as a barrier
  - Use to prevent data hazards



#### CONCEPTS

Heterogeneous Computing

Blocks

Threads

Indexing

Shared memory

\_\_syncthreads(

Asynchronous operation

Handling errors

Managing devices

# MANAGING THE DEVICE

## Coordinating Host & Device



- Kernel launches are asynchronous
  - Control returns to the CPU immediately
- CPU needs to synchronize before consuming the results

cudaMemcpy() Blocks the CPU until the copy is complete

Copy begins when all preceding CUDA calls have completed

cudaMemcpyAsync() Asynchronous, does not block the CPU

cudaDeviceSynchronize() Blocks the CPU until all preceding CUDA calls have completed

## Reporting Errors



- All CUDA API calls return an error code (cudaError\_t)
  - Error in the API call itselfOR
  - Error in an earlier asynchronous operation (e.g. kernel)
- Get the error code for the last error:

```
cudaError_t cudaGetLastError(void)
```

Get a string to describe the error:

```
char *cudaGetErrorString(cudaError_t)
printf("%s\n", cudaGetErrorString(cudaGetLastError()));
```

## Device Management



Application can query and select GPUs

```
cudaGetDeviceCount(int *count)
cudaSetDevice(int device)
cudaGetDevice(int *device)
cudaGetDeviceProperties(cudaDeviceProp *prop, int device)
```

- Multiple threads can share a device
- A single thread can manage multiple devices

```
cudaSetDevice(i) to select current device
cudaMemcpy(...) for peer-to-peer copies†
```

#### Introduction to CUDA C/C++



- What have we learned?
  - Write and launch CUDA C/C++ kernels

```
global__, blockIdx.x, threadIdx.x, <<<>>>
```

- Manage GPU memory
  - cudaMalloc(), cudaMemcpy(), cudaFree()
- Manage communication and synchronization
  - shared\_\_, \_\_syncthreads()
  - cudaMemcpy() VS cudaMemcpyAsync(), cudaDeviceSynchronize()

## **Compute Capability**



- The compute capability of a device describes its architecture, e.g.
  - Number of registers
  - Sizes of memories
  - Features & capabilities

| Compute<br>Capability | Selected Features (see CUDA C Programming Guide for complete list)                                                | Tesla models |
|-----------------------|-------------------------------------------------------------------------------------------------------------------|--------------|
| 1.0                   | Fundamental CUDA support                                                                                          | 870          |
| 1.3                   | Double precision, improved memory accesses, atomics                                                               | 10-series    |
| 2.0                   | Caches, fused multiply-add, 3D grids, surfaces, ECC, P2P, concurrent kernels/copies, function pointers, recursion | 20-series    |

- The following presentations concentrate on Fermi devices
  - Compute Capability >= 2.0

#### **IDs and Dimensions**



- A kernel is launched as a grid of blocks of threads
  - blockIdx and threadIdx
    are 3D
  - We showed only one dimension (x)
- Built-in variables:
  - threadIdx
  - blockIdx
  - blockDim
  - gridDim



#### Textures



- Read-only object
  - Dedicated cache
- Dedicated filtering hardware (Linear, bilinear, trilinear)
- Addressable as 1D, 2D or 3D
- Out-of-bounds address handling (Wrap, clamp)



# Topics we skipped



- We skipped some details, you can learn more:
  - CUDA Programming Guide
  - CUDA Zone tools, training, webinars and more http://developer.nvidia.com/cuda
- Need a quick primer for later:
  - Multi-dimensional indexing
  - Textures



# **GPU Memory Hierarchy Review**





# **Load Operation**



- Memory operations are issued per warp (32 threads)
  - Just like all other instructions
- Operation:
  - Threads in a warp provide memory addresses
  - Determine which lines/segments are needed
  - Request the needed lines/segments

# **GMEM Optimization Guidelines**



- Strive for perfect coalescing
  - Align starting address (may require padding)
  - A warp should access within a contiguous region
- Have enough concurrent accesses to saturate the bus
  - Process several elements per thread
    - Multiple loads get pipelined
    - Indexing calculations can often be reused
  - Launch enough threads to maximize throughput
    - Latency is hidden by switching threads (warps)
- Try L1 and caching configurations to see which one works best
  - Caching vs non-caching loads (compiler option)
  - 16KB vs 48KB L1 (CUDA call)



# **Shared Memory**



- Uses:
  - Inter-thread communication within a block
  - Cache data to reduce redundant global memory accesses
  - Use it to improve global memory access patterns
- Organization:
  - 32 banks, 4-byte wide banks
  - Successive 4-byte words belong to different banks
- If you use shared memory in a kernel, you should almost always use \_\_syncthreads() to avoid race conditions!!!

# Bank Addressing Examples







# Bank Addressing Examples







# Shared memory: Banks and Conflicts





- Consider 4x4 SMEM array
- Consecutive threads access consecutive elements in a row
  - PERFECT ACCESS!
- Consecutive threads access consecutive elements in a column
  - 4-way bank conflict because 4 threads try to access same bank.

# Shared memory: Avoiding bank conflicts





- Consider 4x5 SMEM array
  - Padded the column dimension
- Consecutive threads access consecutive elements in a row
  - PERFECT ACCESS!
- Consecutive threads access consecutive elements in a column
  - PERFECT ACCESS!

# Shared Memory: Avoiding Bank Conflicts



- 32x32 SMEM array
- Warp accesses a column:
  - 32-way bank conflicts (threads in a warp access the same bank)

Bank 0
Bank 1

Bank 31

•••



# Shared Memory: Avoiding Bank Conflicts



- Add a column for padding:
  - 32x33 SMEM array
- Warp accesses a column:
  - 32 different banks, no bank conflicts

Bank 0 Bank 1

•••

Bank 31





## Matrix Transpose



- Open exercises/cuda/naive\_transpose/kernel.cu
  - Defined INDX(row,col,ld) to translate 2d coordinates to 1d index
- Column-major double precision elems
  - Out-of-place transpose
- Naïve implementation:
  - Square threadblocks
  - Each thread:
    - Computes its global x and y coordinates
    - Reads from (x,y), writes to (y,x)





thread X

thread (X+1)

# naive\_transpose/kernel.cu



- Use INDX(row,col,ld) to translate 2d coordinates to 1d index
  - Defined as MACRO at top of source code
- Finish the kernel and kernel launch parameters
  - Each thread transposes one element from A to C, out-of-place
- Kernel is compared to a CPU-side transpose
  - Both performance and answers are compared
- Once you get correct answers in your kernel:
  - Measure performance of kernel with N=1024 and N=4096

### **NVIDIA Visual Profiler**



- o nvvp &
- Choose File->New Session
- Choose exercises/cuda/naïve\_transpose/x.transpose
- Select proper "naïve\_transpose" for working directory
- Then click "Next"
- Choose timeout = 60 seconds.
- Uncheck "Run Analysis" then click "Finish"
- Click "Analyze All"
  - Profiler will execute the code multiple times to record all performance counters
- In the timeline window, click on the kernel of interest

#### Profiler results?



What does the profiler output show us?

Why are load and store performance so divergent?

Ideas for potential improvement?

## Cause and Remedy



#### Cause:

- Due to nature of operation, one of the accesses (read or write) will be at large strides, i.e., uncoalesced!
  - 32 doubles (256 bytes) in this case (on a warp basis)
  - Thus, bandwidth will be wasted as only a portion of a transaction is used by the application

#### Remedy

- Stage accesses through shared memory
- A threadblock:
  - Reads a tile from GMEM to SMEM
  - Transposes the tile in SMEM
  - Write a tile, in a coalesced way, from SMEM to GMEM

## smem\_transpose/kernel.cu



- Finish the kernel code
  - Particularly the index calculations for the transpose.
- One thread block cooperatively operates on a block of the matrix
  - Index calculations need to know which block I am in the full matrix
- HINT: You are using shared memory. What should you include when using smem?
- Once you get correct answers in your kernel:
  - Measure performance of kernel with N=1024 and N=4096

#### Visual Profiler



- Run the profiler
- What are the results?

- What is happening?
- How to fix it?
  - Hint: requires adding only 2 characters to the kernel source!

## SMEM bank conflicts



- Recall that smem has 32 banks of 4 bytes each
- When multiple threads IN THE SAME WARP access the same bank, a conflict occurs and performance is affected negatively
- © Consider \_\_shared\_\_ double s[16][16]
  - Read/write s[tidx][tidy] (each read/write requires two 4byte banks)
  - tidx are consecutive threads
  - They are accessing the s[][] array with stride of 16 doubles
  - 16 doubles == 128 bytes == 32 banks \* 4 bytes.
  - s[0][tidy] accesses banks 0,1 to grab its 8 byte double
  - s[1][tidy] accesses banks 0,1 to grab its 8 byte double
  - 16 threads are all accessing banks 0,1 in the same transaction!!!

#### SMEM bank conflicts cont'd



- tidx from 0 to 16 all access banks 0,1
  - 16 way bank conflict! VERY BAD for performance
- How to remedy?
  - Pad shared memory.
- \_\_shared\_\_ double s[16][17]
  - Now the stride between success tidx is 17 doubles,
  - i.e., 17 \* 8bytes = 136 bytes
  - More importantly, 136 byte stride will be 32 + 2 banks
  - s[0][tidy] accesses banks 0,1 to grab its 8 byte double
  - s[1][tidy] accesses banks 2,3 to grab its 8 byte double
  - 16 threads are all accessing different banks!!!

# Still in smem\_transpose/kernel.cu



- Remedy the smem bank conflicts
- Once you get correct answers in your kernel:
  - Measure performance of kernel with N=1024 and N=4096

- Run with the profiler again.
  - Verify the bank conflicts have gone away

#### Review



- SMEM often used to alleviate poor GMEM accesses
  - Uncoalesced loads/stores were solved using SMEM
- SMEM almost always requires \_\_syncthreads()
- SMEM often requires an analysis to minimize bank conflicts.
- Use NVIDIA Visual Profiler to identify performance bottlenecks



# Matrix Multiply



- The foundation of lots of linear algebra
- High compute/communication ratio
  - Access O(N^2) data and execute O(N^3) operations
- Relatively simple algorithm
  - Great teaching algorithm
- Well-written code shows off the power of CPU and/or GPU

# Matrix Multiply cont'd



- Matrix A with M rows and K cols
- Matrix B with K rows and N cols
- A \* B = C
  - C has M rows and N cols

$$C_{i,j} = \sum_{k}^{K} A_{i,k} * B_{k,j}$$

• The dot product of the *ith* row of A and *jth* col of B yields the i,j element of C

## matmul\_CPU



- Open exercises/cuda/matmul\_CPU/kernel.cu
- CPU-only example
- Complete "host\_dgemm" function
  - Finish the index calculations for the arithmetic in inner loop.
- What is the performance of your naïve CPU matrix multiply?
- DGEMM is often measured in terms of percentage of peak.
  - AMD FX 8150@3.6GHz has peak of 3.6GHz \* 4 DP flops/clock = 14.4GF
  - What is your code's percent of peak?

### Matmul on GPU



- In reality we'd never write a matmul for GPU
  - Call NVIDIA's CUBLAS library (or let MATLAB do it for us!)
- cd exercixes/cuda/matmul\_CUBLAS
  - Code should build/run without modification.
- Run the code with N=1024 and record performance of CUBLAS dgemm
  - How does it compare to your naïve CPU code?

#### Matmul on GPU



- We will write matrix multiply on GPU
- Use square matrices for simplicity
- Use powers of 2 so we can avoid writing the extra code for end cases

 Write three versions utilizing successively advanced optimization ideas, based in part on profiling results we obtain

## matmul\_GPU\_naive



- Open exercises/cuda/matmul\_GPU\_naive/kernel. cu
- Finish the kernel
  - Add the appropriate index calculations to the kernel
  - Answers are compared against CUBLAS
    - You should see an error message printed to the console if your results are suspect!
- Record performance of N=1024
  - How does it compare to CUBLAS?



Figure 3-1. Matrix Multiplication without Shared Memory

# Visual profiler



Profile the code with Visual Profiler

- What are some performance considerations?
- Consider two successive threads
  - How is global memory accessed for matrices A, B, C?
- What is a choice we have if we wish to remedy uncoalesced GMEM accesses?

# Strategies to improve



- Use shared memory to achieve better coalescing
  - Allows us to share data among threads
  - Reduces number of times data must be read because we reuse from smem rather than fetch from GMEM each time.
- Similar to the matrix transpose example:
  - Load block of A into SMEM
  - Load block of B into SMEM
  - Compute block of C from A and B in SMEM
- Open exercises/cuda/matmul\_GPU\_shmem/kernel.cu
  - #pragma unroll to unroll loops of predefined trip count

## matmul\_GPU\_shmem



- For each block in K direction
  - Load block of A into SMEM
  - Load block of B into SMEM
  - Use these blocks to contribute to block of C
- When using SMEM, what function should you include???
- Record performance of N=1024
  - How does it compare to naïve kernel?
  - Why???



# Visual profiler



- We solved the uncoalesced memory issue.
- What does profiler show us?
- What is the fix for this?

What is the performance with this change?

# Algorithmic improvements



- Currently one thread block calculates one block of C
  - By extension one thread only calculates one element of C
  - A natural extension is to try having one thread block calculate multiple portions of C and thus one thread calculating multiple values of C
  - This would reduce the number of times A and B are fetched from GMEM and increase the computational intensity of the thread block
  - A priori not obvious how many blocks C should calculate
- Write a new kernel that does this idea in a general fashion
  - Experiment with different block sizes etc.
- MAGMA from UTK <a href="http://icl.cs.utk.edu/magma/">http://icl.cs.utk.edu/magma/</a> has done extensive work on dense linear algebra

#### matmul\_GPU\_shmem1



- Open exercises/cuda/matmul\_gpu\_shmem1/kernel.cu
- Lots of #define at the top of the source code
  - Pay special attention to the defined constants and how they interact with each other!
  - Keep TX=TY=BK=16
  - TBX=TBY=16 and NX=NY=1 is equivalent to the previous kernel.
- Complete the kernel with some important reminders
  - What function should you automatically use with SMEM????
  - How can you avoid those nasty bank conflicts in SMEM????
  - Refer to diagram in cheatsheet for pictorial view of algorithm
  - Lots of code to fill in. This one is challenging!!!

## http://www.netlib.org/lapack/lawnspdf/lawn227



.pdf



Fig. 2. The GPU GEMM  $(C := \alpha AB + \beta C)$  of a single TB for Fermi.

### matmul\_GPU\_shmem1



- Keep N=1024
  - Try different values of TBX, TBY, NX, NY
  - What is the best combination?
  - Are there multiple "best" values?
- With the best combination you found, record performance for N=1024
  - How does it differ with padded or unpadded SMEM?
  - How does it compare to the CUBLAS result we saw earlier?

#### Review



- Compute intensity (arithmetic ops/memory reference) on a perthread basis impacts performance
- Avoiding SMEM bank conflicts is critical
- Visual Profiler is helpful to identify performance issues

## Final Wrap-up



- Optimizations we looked at
  - Coalesced global memory accesses
  - Shared memory usage
    - \_\_syncthreads()
    - Padding to avoid bank conflicts
  - Appropriate arithmetic intensity
- Things we didn't examine
  - Optimizations of host->device data transfer
    - Overlap of communication/computation
  - Texture memory usage
  - Multi-GPU programming

# Questions?



- Let me know if you questions in future
  - jbentz@nvidia.com





Rapid Development



Large Community

PyCon
Connecting The Python Community



## Is Python Fast Enough for HPC?





Python apps often implement performance critical functions in C/C++.

## Compile Python for Parallel Architectures



- Anaconda Accelerate from Continuum Analytics
  - NumbaPro array-oriented compiler for Python & NumPy
  - Compile for CPUs or GPUs (uses LLVM + NVIDIA Compiler SDK)
- Fast Development + Fast Execution: Ideal Combination



Free Academic License

http://continuum.io

## **CUDA Python**





```
@cuda.jit(restype=uint32, argtypes=[f8, f8, uint32], device=True)
def mandel(x, y, max iters):
                                   CUDA Programming,
  c = complex(x, y)
  z = 0.0i
                                       Python Syntax
  for i in range(max iters):
    z = z * z + c
   if (z.real*z.real + z.imag*z.imag) >= 4:
      return i
  return max iters
@cuda.jit(argtypes=[uint8[:,:], f8, f8, f8, f8, uint32])
def mandel kernel(img, xmin, xmax ymin, ymax, iters):
  x, y = cuda.grid(2)
  if x < img.shape[0] and y < img.shape[1]:
    img[y, x] = mandel(min x+x*((max x-min x)/img.shape[0]),
                      min y+y*((max y-min y)/img.shape[1]), iters)
gimage = np.zeros((1024, 1024), dtype = np.uint8)
d image = cuda.to device(gimage)
mandel kernel [(32,32), (32,32)] (d image, -2.0, 1.0, -1.0, 20)
d image.to host()
```

|                   | 1024 <sup>2</sup> Mandelbrot Time | Speedup v. Pure Python |
|-------------------|-----------------------------------|------------------------|
| Pure Python       | 4.85s                             |                        |
| NumbaPro (CPU)    | 0.11s                             | 44x                    |
| CUDA Python (K20) | .004s                             | 1221x                  |

## Links to get started



- Get CUDA: <a href="https://www.nvidia.com/getcuda">www.nvidia.com/getcuda</a>
- Anaconda Accelerate: store.continuum.io/cshop/accelerate/
- Programming Guide/Best Practices...
  - docs.nvidia.com
- Questions:
  - NVIDIA Developer forums <u>devtalk.nvidia.com</u>
  - Search or ask on www.stackoverflow.com/tags/cuda
- General: <a href="https://www.nvidia.com/cudazone">www.nvidia.com/cudazone</a>

## Starting a Lab



- Log-in to <u>nvidia.qwiklab.com</u>
- Under My Classes, choose "IPython based Self-Paced Labs"
- Next to "GPU Computing with CUDA Python" click Start Lab
- Once you get an http address, cut & paste it into a new window
- Password for IPython Notebook: python
- Select a Notebook and begin!
- Take surveymonkey.com/s/nvidia\_python\_boulder

# GPU TECHNOLOGY CONFERENCE

March 24-27, 2014 | San Jose, California

WHERE ART MEETS SCIENCE
MEETS ENGINEERING
MEETS BUSINESS

4 Days

Sessions

**50**\* Research Posters

1:1 With NVIDIA Experts

50+ Countries

www.nvidia.com/gtc



**Developer/Compute** 



**HPC/Big Data** 



Graphics



Life Science



Oil & Gas



**Finance** 



Manufacturing



Media & Entertainment



**Graphics Virtualization** 



Mobile App & Game Development



**PC Game Development** 



In-car Infotainment