# **APB HPET Specification - Table of Contents**

Component: APB High Precision Event Timer (HPET) Version: 1.0 Last Updated: 2025-10-18 Status: Production Ready (5/6 configurations 100% passing)

### **Document Organization**

This specification is organized into five chapters covering all aspects of the APB HPET component:

#### Chapter 1: Overview

Location: ch01\_overview/

- 01\_overview.md Component overview, features, applications
- 02 architecture.md High-level architecture and block hierarchy
- 03\_clocks\_and\_reset.md Clock domains and reset behavior
- 04\_acronyms.md Acronyms and terminology
- $\bullet~05\_{\rm references.md}$  External references and standards

#### Chapter 2: Blocks

Location: ch02\_blocks/

- 00\_overview.md Block hierarchy overview
- 02\_hpet\_config\_regs.md Configuration register wrapper
- 03\_hpet\_regs.md PeakRDL generated register file
- 04 apb hpet top.md Top-level integration
- 05 fsm summary.md FSM state summary table

PlantUML Diagrams: puml/ - hpet\_core\_fsm.puml - HPET core timer FSM - timer\_config\_fsm.puml - Timer configuration FSM

### Chapter 3: Interfaces

Location: ch03\_interfaces/

- 01\_top\_level.md Top-level signal list
- 02\_apb\_interface\_spec.md APB protocol specification
- 03 hpet clock interface.md HPET clock domain interface
- 04 interrupt interface.md Timer interrupt outputs

#### Chapter 4: Programming Model

Location: ch04\_programming/

 $\bullet$  01\_initialization.md - Software initialization sequence

- 03\_interrupt\_handling.md Interrupt service routines
- 04\_use\_cases.md Common use case examples

#### Chapter 5: Registers

Location: ch05\_registers/

• 01 register map.md - Complete register address map and field descriptions

## **Quick Navigation**

#### For Software Developers

- Start with Chapter 4: Programming Model
- Reference Chapter 5: Registers

#### For Hardware Integrators

- Start with Chapter 1: Overview
- Reference Chapter 3: Interfaces

#### For Verification Engineers

- Start with Chapter 2: Blocks
- Reference FSM Summary

#### For System Architects

- Start with Architecture Overview
- Reference Use Cases

**Document Conventions** 

## Notation

- bold Important terms, signal names
- code Register names, field names, code examples
- *italic* Emphasis, notes

### Signal Naming

- pclk APB clock
- hpet\_clk HPET timer clock
- timer\_irq[N] Timer interrupt outputs

### Register Notation

• HPET\_CONFIG - Register name

 $\bullet\,$  0x000 - Register address (hexadecimal)

## Version History

| Version | Date       | Author               | Changes                                                                 |
|---------|------------|----------------------|-------------------------------------------------------------------------|
| 1.0     | 2025-10-18 | RTL Design<br>Sherpa | Initial specification<br>based on<br>production-ready<br>implementation |

Related Documentation: - PRD.md - Product Requirements Document - CLAUDE.md - AI integration guide - TASKS.md - Development tasks and status - IMPLEMENTATION\_STATUS.md - Test results and validation status