# **Contents**

| Bridge Index                                              | 1 |
|-----------------------------------------------------------|---|
| Bridge: CSV-Based AXI4 Crossbar Generator - Specification | 1 |
| Document Organization                                     | 1 |
|                                                           | 2 |
| Chapter 2: CSV Generator                                  | 2 |
| Chapter 3: Generated RTL                                  | 2 |
| Chapter 4: Usage Examples                                 | 2 |
| Quick Navigation                                          | 3 |
| For RTL Designers                                         | 3 |
| For System Architects                                     | 3 |
| For Verification Engineers                                | 3 |
| For Software Integration                                  | 3 |
| Key Features Documented                                   | 3 |
| Phase 1 Features (Complete)                               | 3 |
| Phase 2 Features (Complete)                               | 4 |
| Future Enhancements (Planned)                             | 4 |
|                                                           | 4 |
|                                                           | 4 |
|                                                           | 4 |
|                                                           | 4 |
|                                                           | 4 |
| J                                                         | 5 |

# **Bridge Index**

**Generated:** 2025-10-26

# **Bridge: CSV-Based AXI4 Crossbar Generator - Specification**

**Component:** Bridge - CSV-Based AXI4 Crossbar Generator **Version:** 1.1 **Last Updated:** 2025-10-26 **Status:** Phase 2 Complete - Channel-Specific Masters Implemented

# **Document Organization**

This specification documents the Bridge CSV-based AXI4 crossbar generator, which creates parameterized SystemVerilog crossbars from human-readable CSV configuration files.

## **Chapter 1: Overview**

Location: ch01\_overview/

- 01\_introduction.md What is Bridge, key features, and applications
- 02\_architecture.md System architecture and design philosophy
- 03 comparison.md Comparison with APB and Delta crossbars
- 04 features.md Feature summary and capabilities
- 05\_status.md Development status and roadmap

#### **Chapter 2: CSV Generator**

Location: ch02\_csv\_generator/

- 01 overview.md CSV generator workflow and design
- 02 ports csv.md Port configuration file format
- 03 connectivity csv.md Connectivity matrix format
- 04 channel specific.md Channel-specific masters (wr/rd/rw)
- 05 converter insertion.md Automatic converter generation
- 06\_command\_line.md Generator command-line interface

#### **Chapter 3: Generated RTL**

**Location:** ch03 generated rtl/

- 01 module structure.md Generated module organization
- 02 arbiter fsms.md AW/AR arbiter finite state machines
- 03 crossbar core.md Internal crossbar instantiation
- 04 width converters.md Data width conversion logic
- 05 apb converters.md AXI4-to-APB protocol conversion
- 06 signal routing.md Internal signal connections

#### PlantUML Diagrams: assets/puml/

- aw arbiter fsm.puml AW channel arbiter FSM
- ar arbiter fsm.puml AR channel arbiter FSM

#### Graphviz Block Diagrams: assets/graphviz/

- bridge 2x2.gv 2 master × 2 slave configuration
- bridge 1x4.gv 1 master × 4 slave configuration

#### **Chapter 4: Usage Examples**

Location: ch04 usage examples/

• 01 simple 2x2.md - Simple 2 master x 2 slave example

- 02\_rapids\_config.md RAPIDS-style channel-specific configuration
- 03 mixed protocols.md AXI4 + APB mixed protocol example
- 04 partial connectivity.md Partial connectivity matrix
- 05\_integration.md Integration into larger designs

# **Quick Navigation**

## For RTL Designers

- Start with Chapter 1: Overview
- · Review CSV Generator Workflow
- Study Usage Examples

#### **For System Architects**

- · Start with Architecture Overview
- · Compare with APB and Delta
- Review Converter Insertion

#### **For Verification Engineers**

- Start with Generated RTL Structure
- · Review Signal Routing

#### **For Software Integration**

- Start with CSV Format
- Review Command-Line Interface
- Study Integration Examples

## **Key Features Documented**

## **Phase 1 Features (Complete)**

- CSV configuration parsing
- Custom signal prefixes per port
- Mixed AXI4/APB protocol support
- · Mixed data widths
- · Partial connectivity matrices
- Automatic converter identification
- Port generation with custom prefixes

## **Phase 2 Features (Complete)**

- Channel-Specific Masters Write-only (wr), read-only (rd), full (rw)
- Conditional AXI4 channel generation
- Optimized width converter instantiation
- Channel-aware direct connections
- · Resource optimization for dedicated masters

#### **Future Enhancements (Planned)**

- · APB converter placeholder implementation
- · Slave-side width converter downsize
- · Variable-width crossbar internal data path
- Performance monitoring integration

#### **Document Conventions**

#### **Notation**

- bold Important terms, file names
- · code CSV fields, signal names, commands
- italic Emphasis, notes

#### **Signal Naming**

- {prefix}awaddr AXI4 Write Address channel address
- {prefix}araddr AXI4 Read Address channel address
- {prefix}paddr APB address
- aclk AXI4 clock
- aresetn AXI4 active-low reset
- pclk APB clock
- presetn APB active-low reset

# **CSV Notation**

- port\_name Unique identifier for port
- channels Channel specification: rw/wr/rd
- N/A Not applicable field value

# **Version History**

| Version    | Date | Changes                                                                                        |
|------------|------|------------------------------------------------------------------------------------------------|
| 1.0<br>1.1 |      | Initial specification with Phase 1 features<br>Added channel-specific master support (Phase 2) |

# **Related Documentation**

- ../../PRD.md Product Requirements Document
- ../../CLAUDE.md AI integration guide
- ../../CSV\_BRIDGE\_STATUS.md Implementation status and phase tracking
- ../../TASKS.md Development tasks
- ../../bin/bridge\_csv\_generator.py Generator source code

**Next:** Chapter 1 - Overview