# Sean William **Carroll**

107 Waban Hill Rd, In-Law Apt, Chestnut Hill, MA 02467

□ 321-652-1608 | Seanwilliamcarroll@gmail.com | □ https://github.com/seanwilliamcarroll | □ https://www.linkedin.com/in/seanwilliamcarroll

Skills\_

**Programming** Modern C++, Python, Rust, SystemVerilog/UVM, Haskell

Tools git, cmake, gdb, valgrind, svn, vcs, dve, verdi, bazel, perforce

**Deep Learning Frameworks** TensorFlow, PyTorch

> **Python Libraries** pandas, numpy, duckdb, dash, dask, PyQt

### Experience

AMD | Aug. 2022 - Present Boxborough, MA

#### MTS SILICON DESIGN ENGINEER

- · Leading case studies using variety of proprietary models at different levels of abstraction to balance the needs for rapid prototyping as well as accurately predicting bottlenecks and architectural inefficiencies, models written in C++11 and Python3
- Creating lightweight and flexible data collection library to enhance ability to quickly collect and collate data simulations using modern C++11 and
- Building coprocessor module for proprietary performance modeling simulator in C++11 while extending and refactoring existing modules for greater reuse and reduction of technical debt
- Synthesizing and interpreting performance data for case study presentations to designers to forecast next generation of coprocessors using pandas, duckdb, and plotly Python libraries
- · Two papers accepted to internal conference concerning increasing efficiency and efficacy of methods used in performance modeling

### Redpoint Positioning Corporation | Jan. 2022 - Aug. 2022

Boston, MA

#### ALGORITHM ENGINEER

- Reduced time to RTLS (Real-Time Location System) deployments through creation of newly designed GUI tool written in Python and leveraging pandas, numpy, and PyQt libraries
- Visualized the health of our RTLS deployments through development of a data-driven dashboard written in Python and leveraging pandas, numpy, dask, and dash libraries
- · Introduced automation and testing methodologies to reduce technical debt with the creation of a CI flow for three projects, including linting and testing stages

### Apple | Aug. 2021 - Jan. 2022

Cambridge, MA

### DESIGN VERIFICATION ENGINEER FOR ANALOG/MIXED SIGNAL GROUP

Verified firmware-based component using SystemVerilog Assertions

## Lightelligence | Nov. 2019 - Aug. 2021

Boston, MA

COMPUTER ARCHITECT | MAR. 2020 - Aug. 2021

- · Wrote a proprietary microarchitectural simulator in modern C++ using event-driven and OO programming paradigms with a Python front end
- Co-designed the final microarchitecture using a novel photonic network-on-chip of a linear algebra accelerator for ML workloads

### DESIGN VERIFICATION ENGINEER | Nov. 2019 - Mar. 2020

· Promoted efficiency through increased abstraction and automation by writing an extensible Python framework to generate RTL, DV, and C-based driver collateral from industry standard SystemRDL

### Marvell Semiconductor (formerly Cavium) | Sep. 2017 - Nov. 2019

Marlborough, MA

### **DESIGN VERIFICATION ENGINEER**

- · Executed block level verification of the virtual resource manager coprocessor with the focus on the scoreboard in SystemVerilog/UVM
- · Verified integration and function of distributed support-blocks in all SOC coprocessors at the full chip level by co-writing a simple OS framework and associated test suite in C and SystemVerilog

### **Education**

### **Georgia Institute of Technology**

Atlanta, GA

M.S. IN COMPUTER SCIENCE

**Cornell University** 

Jan. 2018 - May 2021

Aug. 2013 - May 2017

• Cum. GPA: 4.0

Machine Learning Specialization

Ithaca, NY

B.S. IN COMPUTER SCIENCE, ELECTRICAL AND COMPUTER ENGINEERING

- Cum. GPA: 3.871 Magna Cum Laude
- Vector Completed in Systems/Databases (OS Track)

**JANUARY 10, 2025** SEAN WILLIAM CARROLL · RESUME