## Computation II: embedded system design (5EIB0)

Description

Submission view

# Part 2b: 2020-04-16 Finite State Machine (Write Testbench for Mealy One Accumulator - 3pt)

Avaliable from: Thursday, 16 April 2020, 1:30 PM Due date: Thursday, 16 April 2020, 3:25 PM Requested files: accu\_top\_tb.v (Download)

Type of work: Individual work

#### Introduction

In this exercise, you will create a test to check the functionality of a Finite State Machine (FSM) which detects the accumulation of number of 1 at the input. It has the following properties:

- one input (in) and one output (out)
- output is 1 when the number of input bit equal to 1 is accumulated to 4.
- the i/o behaviour in the FSM is encoded as follows: in/out (eg. 1/0 means in = 1'b1 and out = 1'b0).

The following shows the input/output behavior for the FSM:

in : 0010110111011.... out: 00000001 00001...



The diagram above illustrates the transitions of the FSM that should be implemented to achieve this. It shows a Mealy Machine where the output is defined both by the state as well as the input. The machine has five states. The state numbers are marked in red.

#### Assignment

Write a FSM testbench named accu\_top\_tb. It will drive the module named accu\_top which takes input signals: clk, reset, in, next and produces output signals: out, state\_display. Assume all input and output signals to be 1 bit wide except state\_display which is 3 bits wide and little endian.

Note: A transition will happen only if next is high.

You have write the testbench which tests the given finite state machine for the following input sequence:

Print the following after each input stimuli:

endmodule

```
$display("state %x, out %x", state_display, out);
```

```
Use the following template for writing the testbench:
 `timescale 1ns / 1ps
 module accu_top_tb();
         <<DECLARE SIGNALS TO DRIVE MODULE accu top>>
         accu_top accu_top_inst(
                  .clk(clk),
                  .reset(reset),
                  .next(next),
                  .in(in),
                  .out(out),
                  .state_display(state_display));
    <<DECLARE CLOCK>>
    initial begin
            $dumpfile("dut.vcd");
            $dumpvars(0, accu_top_inst);
            <<INITIALIZE INPUT SIGNALS>>
            <<RESET>>
           #500
            $display("state %x, out %x", state_display, out);
            <<STIMULI 1>>
           #500
            $display("state %x, out %x", state_display, out);
           <<STIMULI 2>>
           #500
            $display("state %x, out %x", state_display, out);
           ..... continue for the rest of the stimuli .....
           #100
       $finish;
    end
```

STRICT NOTE: Just change the portions marked in red in the tesbench template.

#### **Debug**

Click on the symbol marked below to see the waveforms produced by your design. Please note that if your code has an error that prevents it being simulated it will not produce any waveforms.



The following message shows a possible debug information you can obtain when running your code:

```
< state 1, out 0
---
> state 1, out 1
```

The lines starting with the "<" symbol are the **expected output**, while the ones starting with the ">" are the **obtained output** (from your testbench).

## Requested files

### accu\_top\_tb.v

```
timescale 1ns / 1ps
 2
     module accu_top_tb();
 3
        <<DECLARE SIGNALS TO DRIVE MODULE accu_top>>
 4
 5
 6
       accu top accu top inst(
 7
          .clk(clk),
 8
          .reset(reset),
 9
          .next(next),
10
          .in(in),
11
          .out(out),
12
          .state_display(state_display));
13
       <<DECLARE CLOCK>>
14
15
16
17
       initial begin
18
         $dumpfile("dut.vcd");
19
         $dumpvars(0, accu_top_inst);
20
21
         <<INITIALIZE INPUT SIGNALS>>
22
23
         <<RESET>>
24
25
         $display("state %x, out %x", state_display, out);
26
27
28
         <<STIMULI 1>>
29
        #500
30
        $display("state %x, out %x", state_display, out);
31
32
         <<STIMULI 2>>
33
         #500
34
         $display("state %x, out %x", state_display, out);
35
36
         ..... continue for the rest of the stimuli .....
37
        #100
38
39
         $finish;
40
       end
41
     endmodule
```

Part 2c: 2020-04-16 Finite State Machine (Debugging FSM Divisibility Test - 3pt) ▶

Return to: Final Exam 2020... ◆