# Computation II: embedded system design (5EIB0)

Description

Submission view

# Part 2c: 2020-04-16 Finite State Machine (Debugging FSM Divisibility Test - 3pt)

Avaliable from: Thursday, 16 April 2020, 1:30 PM

Due date: Thursday, 16 April 2020, 3:25 PM

Daniel of the order of the o

Requested files: div5.v (Download)
Type of work: Individual work

#### Introduction

The figure below shows the state transition diagram of a Finite State Machine(FSM) which checks the obtained sequence for divisibility by 5. The output is set to 1 whenever the input sequence is divisible by 5. For example, a sequence "011110101" goes through states 0=>1=>3=>2=>0=>1=>2=>0. The corresponding output trace will be 1=>0=>0=>1=>0=>1.



The diagram above illustrates the transitions of the FSM that should be implemented to achieve this. It shows a Moore Machine where the output is defined by the state. The machine has five states (that are numbered in red). Each state in the above diagram is represented as 5m+x, where m is an interger and x is the remainder obtained when divided by 5.

## **Assignment**

You will be provided with a buggy implementation of the above fsm. You need to find the bug and change it to make it working as per the state transition diagram given above. The FSM module you will modify is named **div5**. It takes three input signals **clk**, **reset**, **in** and produces two output signals **out** and **state\_display**. The **reset** input always makes a transition to the **5m** state. Assume all input and output signals to be 1 bit wide except state\_display which is 3 bits wide and little endian. The **state\_display** must output the number of the current state using the same numbers as the states in the FSM diagram above (shown in red).

## Debug

Click on the symbol marked below to see waveforms.



## Requested files

#### div5.v

```
1
     timescale 1ns / 1ps
 2
 3
 4
     module div5(clk,reset,in,out, state_display);
 5
     input clk, reset, in; // Assume asynchronous reset;
 7
     output out;
 8
     output [2:0] state_display;
 9
10
     parameter S REM0 = 0; parameter S REM1 = 1; // state assignments
11
     parameter S REM2 = 2; parameter S REM3 = 3;
12
     parameter S REM4 = 4;
13
14
     reg [2:0] curr state, next state;
15
     always @(*) begin // implement state transition diagram
16
17
     if (reset) next state = S REM0;
18
     else case (curr state)
19
     S REM0: next state = in ? S REM1: curr state;
20
     S REM1: next state = in ? S REM3: S REM2;
21
     S REM2: next state = in ? S REM0: S REM4;
22
     S REM3: next state = in ? S REM1: S REM2;
     S REM4: next state = in? curr state: S REM3;
24
     default: next_state = S_REM0; // handle unused states
25
     endcase
26
     end
27
28
     always @ (posedge clk) curr state <= next state;
29
30
     assign out = (curr state == S REM3); // assign output: Moore machine
31
     assign state display = curr state; // debugging
32
33
     endmodule
```

VPL

■ Part 2b: 2020-04-16 Finite State Machine (Write Testbench for Mealy One Accumulator - 3pt)

Part II: 2020-04-16 ENABLE PROCTORING (NOT GRADED) (Remotely Proctored) ▶

Return to: Final Exam 2020... →