# Computation II: embedded system design (5EIB0)

Description

Submission view



# Part 2d: 2020-04-16 Finite State Machine (Design an Odd-Even Sequence Detector - 6pt)

Avaliable from: Thursday, 16 April 2020, 3:35 PM Due date: Thursday, 16 April 2020, 5:30 PM Requested files: seq\_top.v (Download)

Type of work: Individual work

### Introduction

In this assignment, you will create a Verilog implementation of a Finite State Machine (FSM) which detects whether the number of input events is even or odd.

It has the following inputs and outputs:

- in, a two-bit input which encodes the following events: {a = 01; b = 10; c = 00}
- q, a one-bit output which is high if and only if the input sequence had an even number of a's and an odd number of b's
- **p**, a one-bit output which is high if and only if **q** is low.

#### Example input / output behaviour:

inbbacccbbba a
p 11100001111
q 00011110000

#### State diagram



The diagram below illustrates the transitions of the FSM that should be implemented to achieve this. It shows a Moore Machine, which means that the output is defined by the state. The machine has four states. The start state is shown by the double circle. The states are:

```
S<sub>EE</sub>: even number of a's and even number of b's / output is p
S<sub>EO</sub>: even number of a's and odd number of b's / output is q
S<sub>OO</sub>: odd number of a's and odd number of b's / output is p
S<sub>OE</sub>: odd number of a's and even number of b's / output is p
```

## Assignment

Write a FSM module named **seq\_top** which implements above state machine. Besides the input **in** and the outputs **p** and **q** as described above, it must have a clock input **clk**, an update signal **update**, and a reset input **reset**.

The state machine must only transition to the next state (on rising edges of **clk**) when **update** was high in this clock cycle and low in the previous clock cycle. The active-high synchronous **reset** always causes a transition to the start state (regardless of **update**).

Hint: do not use: always @ (posedge update).

## **Debug**

Click on the symbol marked below to see the waveforms produced by your design. Please note that if your code has an error that prevents it from being simulated it will not produce any waveforms.



## Requested files

### seq\_top.v

```
timescale 1ns / 100ps
 2
 3
     module seq_top (
 4
        input wire [0:0] clk,
 5
        input wire [0:0] reset,
 6
        input wire [0:0] update,
 7
        input wire [1:0] in,
 8
        output reg [0:0] p,
 9
        output reg [0:0] q
10
11
     endmodule
12
13
```

■ Part II: 2020-04-16 ENABLE PROCTORING (NOT GRADED) EDITABLE (Remotely Proctored)

VPL

Part 2d: 2020-04-16 Finite State Machine (Design an Odd-Even Sequence Detector - 6pt) EDITABLE ▶

Return to: Final Exam 2020... ◆