## Computation II: embedded system design (5EIB0)

Description

Submission view



# Part 2f: 2020-04-16 Finite State Machine (Design an Electronic Combination Lock - 7pt)

Avaliable from: Thursday, 16 April 2020, 3:35 PM Due date: Thursday, 16 April 2020, 5:30 PM Requested files: ecl.v, ecl\_top.v (Download)

Type of work: Individual work

#### Introduction

In this assignment, you will create a Verilog implementation of a 3-bit **electronic combination lock (ecl)**. The correct password code is **010**. You have two chances to try the password. When a wrong password is entered for the first time, you have to wait for **5 cycles** before you can try again. The second time you have to wait **10 cycles**, and the third time an **administrator card** is required for trying another combination.

Because these are a lot of requirements, it has been decided to split the design into two separate Verilog modules.

- The first module **timer** is the one from the previous exam question. For this question, however, it has been provided for you (but is not visible). This module is used to count the number of timeout cycles after a wrong password was entered.
- The second module ecl contains the finite state machine (FSM) for the lock. This is the module you are going to implement.

The two modules are glued together in a top-level module called **ecl\_top**. This module has been mostly provided for you, however, *you still have to define the correct parameters*, namely the amount of wait cycles (**5** for the short delay and **10** for the long delay) and the correct password code (**010**).

A block diagram is shown below:



The details of the signals are given below:

- in (3 bit) combinational input
- enter(1 bit) signal indicating new input is entered
- card\_is\_in (1 bit) signal indicating administrator's card is inserted
- trL(1 bit) trigger signal to start counting for Ivalue cycles
- trS (1 bit) trigger signal to start counting for svalue cycles
- tL (1 bit) signal indicating expiration of a time interval of Ivalue cycles
- tS (1 bit) signal indicating expiration of a time interval of svalue cycles
- unlock (1 bit) signal indicating electronic combination lock is unlocked
- error (1 bit) signal indicating password is wrong
- card\_is\_needed (1 bit) signal indicating administrator's card is required

#### The finite state machine

One way to implement the FSM is as a Moore FSM with the following state transition diagram:



The states in the diagram have the following meaning:

- start: start-up state; wait until user enters code (first attempt)
- unlock: code was correct; unlock the lock for one cycle and reset the number of wrong attempts
- t1\_timer\_start: first attempt was wrong; start short timer
- t1\_timer\_wait: first attempt was wrong; wait until short timer expires
- t1: first attempt was wrong; wait until user enters another code (second attempt)
- t2\_timer\_start: second attempt was wrong; start long timer
- t2\_timer\_wait: second attempt was wrong; wait until long timer expires
- t2: second attempt was wrong; wait until user enters another code (third attempt)
- t3: third attempt was wrong; no more attempts are allowed until administrator card is inserted

## **Assignment**

1. Define the parameters *svalue*, *Ivalue* and *code* for the **ecl\_top** module by inserting the correct values in the indicated locations in the **ecl\_top.v** file.

Do not change anything else in this file!

2. Implement the **ecl** module (i.e. above FSM) by inserting your code in the indicated location in the **ecl.v** file.

It is highly recommended to base your implementation on above Moore state diagram, but other approaches (e.g. a Mealy FSM) are also accepted, as long as they are synthesizable to hardware and functionally equivalent to the provided Moore state diagram.

## **Debug**

Click on the symbol marked below to see the waveforms produced by your design. Please note that if your code has an error that prevents it being simulated it will not produce any waveforms.



## Requested files

#### ecl.v

```
timescale 1ns / 1ps
 2
 3
     /* FSM module for electronic combination lock */
 5
          // Clock (positive edge polarity)
 6
          input clk,
 7
 8
          // Reset (active-high synchronous)
 9
          input reset,
10
11
          // Combination input
12
          input [2:0] in,
13
14
          // High when administrator's card is inserted
15
          input card_is_in,
16
17
          // High for one cycle when new combination input is entered
          input enter,
18
19
20
          // High when electronic combination lock is unlocked
          output unlock,
21
22
23
          // High when password is wrong
24
          output error,
25
26
          // High when administrator's card is required
27
          output card_is_needed,
28
          // Trigger to start counting Ivalue cycles
29
30
          output trL,
31
32
          // Trigger to start counting svalue cycles
33
          output trS,
34
35
          // High when Ivalue interval has passed
36
          input tL,
37
38
          // High when svalue interval has passed
39
          input tS
40
        );
41
42
        parameter [2:0] code = 3'bxxx;
43
44
        // << Insert your own code here>>
45
46
      endmodule
```

#### ecl\_top.v

```
1
     timescale 1ns / 1ps
 2
 3
     /* Top-level module for electronic combination lock */
 4
     module ecl top (
 5
           // Clock (positive edge polarity)
 6
           input clk,
 7
 8
           // Reset (active-high synchronous)
 9
           input reset,
10
           // Combination input
11
12
           input [2:0] in,
13
14
           // High when administrator's card is inserted
15
           input card_is_in,
16
17
           // High for one cycle when new combination input is entered
18
           input enter,
19
20
           // High when electronic combination lock is unlocked
21
           output unlock,
22
23
           // High when password is wrong
24
           output error,
25
26
          // High when administrator's card is required
27
           output card_is_needed
28
        );
29
30
        // Number of cycles to wait for on first wrong password
31
        parameter svalue = /* << Insert correct value here>> */;
32
33
        // Number of cycles to wait for on second wrong password
34
        parameter Ivalue = /* <<Insert correct value here>> */;
35
36
        // Correct code for combination lock
37
        parameter [2:0] code = /* << Insert correct value here>> */;
38
39
        // Trigger to start counting Ivalue cycles
40
        wire trL;
41
42
        // Trigger to start counting svalue cycles
43
        wire trS;
44
45
        // High when Ivalue interval has passed
46
        wire tL;
47
48
        // High when svalue interval has passed
49
        wire tS;
50
51
        /* Instantiate timer module (provided for you) */
52
        timer #(
53
           .svalue(svalue),
54
           .lvalue(lvalue)
55
56
        timer_inst(
57
           .clk(clk),
58
           .reset(reset),
59
           .trL(trL),
60
           .trS(trS),
61
           .tL(tL),
62
           .tS(tS)
63
64
        /* Instantiate FSM module (which you have to implement in ecl.v) */
65
66
        ecl #(
67
           .code(code)
68
69
        ecl_inst (
70
           .clk(clk),
71
           .reset(reset),
72
73
           .card is in(card is in),
74
           .enter(enter),
```

```
75
            .unlock(unlock),
            .error(error),
.card_is_needed(card_is_needed),
76
77
78
            .trL(trL),
79
            .trS(trS),
            .tL(tL),
.tS(tS)
80
81
82
83
84
      endmodule
```

VPL

■ Part 2e: 2020-04-16 Finite State Machine (Design a Parameterized Timer - 7pt) EDITABLE

Part 2f: 2020-04-16 Finite State Machine (Design an Electronic Combination Lock - 7pt) EDITABLE ▶

Return to: Final Exam 2020... ◆