## Computation II: embedded system design (5EIBO)

Dashboard / My courses / 5EIB0 / Final Exam 2022-04-21

/ Part 2c - 2022-04-21 Finite State Machine (Debug FSM Moore Sequence Detector - 4pt)

**Description** 

**Submission view** 

## Part 2c - 2022-04-21 Finite State Machine (Debug FSM Moore Sequence Detector - 4pt)

Due date: Thursday, 21 April 2022, 5:45 PMRequested files: seq\_top.v (♣ Download)

Type of work: 🏝 Individual work

Introduction

In this exercise, you will debug the Verilog description of a module for a Finite State Machine (FSM) which detects a finite string pattern. The FSM has the following properties:

- one input (in) and one output (out)
- output is asserted whenever the input sequence ... 010 ... is observed, as long as the sequence ...111... is not seen.

Example input/output behavior:

in: 001010111010....
out: 000101000000...



The diagram above illustrates the transitions of the FSM. It shows a Moore Machine where the output is defined by the state. The machine has seven states. The state numbers are marked in red.

Note: All state transitions should happen when next rises from 0 to 1. DO NOT USE NEXT'S POSITIVE EDGE IN YOUR SENSITIVITY LIST (i.e no always @ (posedge next)).

## Assignment

You will be provided with a buggy implementation of the above fsm. You need to find the bug and change it to make it working as per the state transition diagram given above. The FSM module you will modify is named **seq\_top**. It takes four input signals **clk**, **reset**, **in and next** and produces two output signals **out** and **state\_display**. The **reset** input always makes a transition to the "Start" state. Assume all input and output signals to be 1 bit wide except state\_display which is 3 bits wide and little endian. The **state\_display** must output the number of the current state using the same numbers as the states in the FSM diagram above (shown in red).

## Requested files

seq\_top.v

```
timescale 1ns / 100ps
           module seq_top (
                  use seq_top (input wire [0:0] clk, input wire [0:0] reset, input wire [0:0] next, input wire [0:0] in, output wire [2:0] state_display, output wire [0:0] out
    8
  10
                  );
  11
                   /* Define state paramaters */
  12
                   localparam
                  START = 0,

STATE_1 = 1,

STATE_2 = 2,

STATE_3 = 3,
  14
15
  16
17
                  STATE_4 = 4, STATE_5 = 5,
  18
  19
  20
                  STATE_6 = 6;
  21
                   /* Internal state registers */
  22
                  reg [2:0] state;
reg [2:0] next_state;
  23
  24
25
  26
27
                   /* Internal next register */
                  reg [0:0] next_last;
  28
                   /* Clock Logic */
  29
                  always @(posedge clk) begin
   if(reset == 1'b1) begin
    state <= START;</pre>
  30
  31
  32
                          next_last <= 1'b0;
end else begin
state <= next_state;
  33
  34
35
                                  next_last <= next;</pre>
                          end
  37
                  end
  39
                  always @(*) begin
  next_state = state;
  40
  41
                              (next == 1'b1 αα ...
case (state)
   START: begin
   if ((in == 1'b0)) begin
        next_state = STATE 2;
   end else if ((in == 1'b1)) begin
        next_state = STATE_2;
                          if(next == 1'b1 && next_last == 1'b0) begin
  43
44
  45
  47
  48
  49
50
  51
52
                                          enu
STATE_1: begin
    if ((in == 1'b0)) begin
        next_state = STATE_4;
    end else if (in == 1'b1) begin
        next_state = STATE_2;
  53
54
55
  56
                                                  end
  57
58
                                         end
STATE_2: begin
   if ((in == 1'b0)) begin
        next_state = STATE_3;
   end else if ((in == 1'b1)) begin
        next_state = STATE_4;
and
  59
60
  61
62
  63
64
  65
                                          end
                                          STATE_3: begin
  66
                                                 if_ 3: begin
if ((in == 1'b1)) begin
    next_state = STATE_2;
end else if ((in == 1'b0)) begin
    next_state = STATE_1;
  67
  68
  69
70
71
72
                                                  end
                                          STATE_4: begin

if ((in == 1'b0)) begin
  73
74
  75
76
                                                  next_state = STATE_1;
end else if ((in == 1'b1)) begin
                                                          next_state = STATE_5;
  77
78
                                                  end
                                          end
                                          end
STATE_5: begin
if ((in == 1'b1)) begin
next_state = STATE_6;
end else if ((in == 1'b0)) begin
next_state = STATE_1;
  80
  82
  84
                                                  end
                                          end
  86
                                          end
STATE_6: begin
if ((in == 1'b0)) begin
next_state = STATE_6;
end else if ((in == 1'b1)) begin
  88
  90
                                                          next_state = STATE_6;
                                                  end
  92
  93
                                          end
                                  endcase
  94
  95
                          end
  96
           assign out = (state == STATE_3);
  98
           assign state_display = state;
100
          endmodule
101
```

**VPL** 

→ Part 2b - 2022-04-21 Finite State Machine (Write testbench for FSM Moore Sequence Detector - 3pt)

```
Jump to...
```

| Computation II: embedded system design (5EIB0) Part 2c - 2022-04-21 Finite State Machine (Debug FSM Moore Sequence | Computation II: em | bedded system desigi | n (5EIB0) Part 2d | - 2022-04-21 Finite | State Machine (De | ebug FSM Moore Sequer | nce . |
|--------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|-------------------|---------------------|-------------------|-----------------------|-------|
|--------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|-------------------|---------------------|-------------------|-----------------------|-------|

Part 2d: 2022-04-21 Finite State Machine (Design Moore AC controller - 6pt) ►

You are logged in as Alexandru Tănasă (Log out) 5EIB0

Data retention summary Get the mobile app