# Computation II: embedded system design (5EIBO)

Dashbo... / My cour... / 5El... / Practice Assessment 2024-... / Part 2c: 2024-03-08 Finite State Machine (Write Testbench for Moore Sequen...

Available from: Friday, 8 March 2024, 2:30 PM Requested files: seq\_top\_tb.v ( Download)

Type of work: 
Individual work

#### Introduction

In this exercise, you will create a verilog implementation of a Finite State Machine (FSM) which detects a finite string pattern. It has the following properties:

- one input (in) and one output (out)
- output is asserted whenever the input sequence ... 010 ... is observed, as long as the sequence ...100... is not seen.

Example input/output behavior:

in: 00101010010....
out: 00010101000...



The diagram above illustrates the transitions of the FSM that should be implemented to achieve this. It shows a Moore Machine where the output is defined by the state. The machine has six states. The state numbers are marked in red.

#### Assignment

Write a FSM testbench named **seq\_top\_tb.** It will drive the module named **seq\_top** which takes **input signals clk**, **reset**, **in**, **next** and produces **output signals out**, **state\_display**. Assume all input and output signals to be 1 bit wide except state\_display which is 3 bits wide and little endian. You have to write the testbench which tests the given finite string pattern recognizer for the following input sequence:

Print the following after each input stimuli:

```
$display("state %x, out %x", state_display, out);
```

Use the following template for writing the testbench:

```
`timescale 1ns / 1ps
module seq_top_tb();
       <<DECLARE SIGNALS TO DRIVE MODULE seq top>>
       seq_top seq_top_inst(
                .clk(clk),
                .reset(reset),
                .next(next).
                .in(in),
                .out(out),
                .state_display(state_display));
  <<DECLARE CLOCK>>
  initial begin
         $dumpfile("dut.vcd");
         $dumpvars(0, seq_top_inst);
         <<RESET>>
         $display("state %x, out %x", state_display, out);
         <<STIMULI 1>>
         $display("state %x, out %x", state_display, out);
          <<STIMULI 2>>
         #500
         $display("state %x, out %x", state_display, out);
         #100
     $finish:
  end
endmodule
```

**STRICT NOTE:** Just change the portions marked in red in the tesbench template.

### Debug

Click on the symbol marked below to see the waveforms produced by your design. Please note that if your code has an error that prevents it being simulated it will not produce any waveforms.



## Requested files

seg top tb.v

```
timescale 1ns / 1ps
module seq_top_tb();
         <<DECLARE SIGNALS TO DRIVE MODULE seq_top>>
 5
6
         seq_top seq_top_inst(
 8
              .clk(clk),
.reset(reset),
.next(next),
10
11
               .in(in),
              .out(out),
.state_display(state_display));
12
13
               <<DECLARE CLOCK>>
15
16
17
18
        initial begin
   $dumpfile("dut.vcd");
   $dumpvars(0, seq_top_inst);
19
20
22
23
            <<RESET>>
            $display("state %x, out %x", state_display, out);
25
26
27
28
            <<STIMULI 1>>
            $500
$display("state %x, out %x", state_display, out);
29
30
31
32
            <<STIMULI 2>>
33
34
35
            $display("state %x, out %x", state_display, out);
36
37
            .....
38
39
            $finish;
40
41
         end
     endmodule
```

**VPL** 

You are logged in as Thomas Stirling Valdez (Log out) 5EIBO

Data retention summary