## Topology 01: S1 OFF, S2 ON

Phase 1 Transferring, Phase 2 Storing (Symmetric to Topology 10)

## **Circuit Behavior (ASCII Diagram)**

```
Phase 1 (S1 OFF - TRANSFER):

Vin (+) → L2 → C1 → L5 → D8 → C0 (output)

i i i i i discharge path - energy transfers to output

Phase 2 (S2 ON - STORAGE):

Vin (+) → L1 → C3 → L6 → S2 → GND

i i i charges | reverse current continues

Output: D8 conducts → Phase 1 delivers power (L2 + L5)

D7 reverse biased → Phase 2 isolated
```

## State Matrix A<sub>01</sub> (9×9) - CORRECTED

## Input Matrix B<sub>01</sub> and CPL Term

```
B01 = [1/L1; 1/L2; 0; 0; 0; 0; 0; 0; 0; 0; f_CPL = [0; 0; 0; 0; 0; 0; -P/(CO·vCO)] (nonlinear CPL load term)
```

Key Correction: Row 7 shows iC1 = iL2 (capacitor receives current from L2 as it discharges). Row 9 shows both L2 and L5 contribute to output current: dvC0/dt = (iL2 + iL5 - P/vC0)/C0.

Physical Meaning: Symmetric to Topology 10. Phase 2 continues storing (L1, C3, L6 same as Topology 11). Phase 1 transfers energy: L2 discharges through C1→L5→D8 to output. Both L2 and L5 currents contribute to charging C0 while supplying the CPL load.