# 8 Bit Dual Slope ADC Using eSim

Ritam Tripathi

Madan Mohan Malaviya University of Technology, Gorakhpur 28 October 2022

### **Abstract**

In this paper I have explained an 8-bit dual slope ADC (analog to digital converter) circuit which I have designed. A dual slope ADC produces an equivalent digital output for a corresponding analog input by using two (dual) slope technique. The dual slope ADC mainly consists of 5 blocks: Integrator, Comparator, Clock signal generator, Control logic and Counter.

# Final Circuit



### Reference Circuit Details

The input signal is applied to an integrator; at the same time a counter is started, counting clock pulses. After a predetermined amount of time (T), a reference voltage having opposite polarity is applied to the integrator. At that instant, the accumulated charge on the integrating capacitor is proportional to the average value of the input over the interval T. The integral of the reference is an opposite-going ramp having a slope of VREF/RC. At the same time, the counter is again counting from zero. When the integrator output reaches zero, the count is stopped, and the analog circuitry is reset. Since the charge gained is proportional to  $VIN \times T$ , and the equal amount of charge lost is proportional to  $VREF \times tx$ , then the number of counts relative to the fullscale count is proportional to tx/T, or VIN/VREF. If the output of the counter is a binary number, it will therefore be a binary representation of the input voltage. The charge on the capacitor at time t1 is proportional to the average value of Vx times t1. This is equal to the charge lost by the capacitor during time t2 - t1, while being discharged by the reference voltage, proportional to Vr times (t2 - t1). Hence (t2 - t1)/t1is proportional to Vx/Vr The output binary count for the time interval (t2 - t1) is thus proportional to Vx, the input voltage. With appropriate circuitry, bipolar voltages can also be measured.

Dual-slope integration has many advantages. Conversion accuracy is independent of both the capacitance and the clock frequency, because they affect both the up-slope and the down-slope by the same ratio.

# **Final Circuit Waveforms**



#### References

- (1) Dual Slope Converters, Hank Zumbahlen, with the engineering staff of Analog Devices, in Linear Circuit Design Handbook, 2008
- (2)Analog/Digital Conversions, Howard Austerlitz, in Data Acquisition Techniques Using PCs (Second Edition), 2003