Sergio Garcia Tapia Digital Design and Computer Architecture: RISC-V Chapter 3: Sequential Logic Design February 18, 2024

**Exercise 3.1.** Given the input waveforms shown in Figure 1, sketch the output, Q, of an SR Latch.



Figure 1: Exercise 3-1: SR-Latch Input waveform

**Solution:** The output Q is given in Figure 2.



Figure 2: Exercise 3-1: Output Q for SR Latch from waveform

**Exercise 3-2.** Given the input waveforms shown in Figure 3, sketch the output, Q, of an SR latch.



Figure 3: Exercise 3-2: SR-Latch Input waveform

**Solution:** The output Q is given in Figure 4.

**Exercise 3-3.** Given the input waveforms shown in Figure 5, sketch the output, Q, of a D latch.



Figure 4: Exercise 3-2: Output Q for SR Latch from waveform



Figure 5: Exercise 3-3: D-Latch Input waveform

**Solution:** The output Q is given in Figure 6.

**Exercise 3-4.** Given the input waveforms shown in Figure 7, sketch the output, Q, of a D latch.

**Solution:** The output Q is given in Figure 8.

**Exercise 3.5.** Given the input waveforms in Figure 5, sketch the output, Q, of a flip-flop.

**Solution:** The output Q is given in Figure 9.

**Exercise 3.6.** Given the input waveforms in Figure 7, sketch the output, Q, of a flip-flop.

**Solution:** The output Q is given in Figure 10.

**Exercise 3.7.** Is the circuit in Figure 11 combinational or sequential logic? Explain in a simple fashion what the relationship is between the inputs and outputs. What would you call this circuit?

**Solution:** It is not combinational because it has a cyclic path. It's possible that it's sequential. To understand what it does, we first examind all cases:

• Case 1:  $\bar{R} = 1$  and  $\bar{S} = 0$ . The upper NAND gate sees a 0, so it outputs 1 (regardless of the value of Q). The 1 becomes an output for the second NAND gate, and since  $\bar{R} = 1$  also, the lower NAND gate outputs 0 for  $\bar{Q}$ .



Figure 6: Exercise 3-3: Output Q for D Latch from waveform



Figure 7: Exercise 3-4: D-Latch Input waveform

- Case 2:  $\bar{R}=0$  and  $\bar{S}=1$ . The upper NAND gate sees a 1, but without the value of  $\bar{Q}$ , we can't determine the output Q. Since the bottom NAND receives a 0 from  $\bar{0}$ , it outputs 1 for  $\bar{Q}$ . Revisiting the top NAND, now both inputs are 1, making the output 0 for Q.
- Case 3:  $\bar{R} = 0$  and  $\bar{S} = 0$ . Since  $\bar{S} = 0$ , the upper NAND outputs 1 for Q. Similarly, the lower NAND also outputs 1 for  $\bar{Q}$ .
- Case 4:  $\bar{R}=1$  and  $\bar{S}=1$ . If Q has a known prior value  $Q_{prev}$  before entering Case 4, Q will remember this value, and  $\bar{Q}_{prev}$  will be its complement, so this circuit has memory. See page 110 of the book. In this case, knowing the values  $\bar{S}=1$  and  $\bar{R}=1$  is not enough; we need to know Q. Suppose, as a subcase, that Q=0. Because Q=0, the bottom NAND gate outputs 1 for  $\bar{Q}$ . Now both inputs to the top NAND gate are 1, causing an output of 0 for Q, as we assumed. If instead we assume that Q=1, then both inputs to the bottom NAND gate are 1, making the output 0 for  $\bar{Q}$ . Now since at least one input is 0 for the top NAND gate, we get an output of 1 for Q, as we assumed initially. As described in page 109 through 110 of the book, this circuit has memory.

The truth table is summarized below:

| $\bar{S}$ | $\bar{R}$ | $Q_{prev}$ | $\bar{Q}_{prev}$ |
|-----------|-----------|------------|------------------|
| 0         | 0         | 1          | 1                |
| 0         | 1         | 1          | 0                |
| 1         | 0         | 0          | 1                |
| 1         | 1         | $Q_{prev}$ | $\bar{Q}_{prev}$ |

This is an SR-latch. It is a sequential circuit.



Figure 8: Exercise 3-4: Output Q for D Latch from waveform



Figure 9: Exercise 3-5: Output Q for D Flip-Flop from waveform

**Exercise 3.8.** Is the circuit in Figure 12 combinational logic or sequential logic? Explain in a simple fashion what the relationship is between the inputs and outputs. What would you call this circuit?

**Solution:** The circuit implements sequential logic. It is controlled by a clock input CLK, and inputs depend on previous outputs. The table below shows the table of values:



Figure 10: Exercise 3-6: Output Q for D Flip-Flop from waveform



Figure 11: Exercise 3-7: Mystery Circuit

| CLK | D | $\bar{S}$ | $\bar{R}$ | Q          | $ar{Q}$          |
|-----|---|-----------|-----------|------------|------------------|
| 0   | 0 | 0         | 0         | 1          | 1                |
| 0   | 0 | 0         | 1         | 1          | 0                |
| 0   | 0 | 1         | 0         | 0          | 1                |
| 0   | 0 | 1         | 1         | $Q_{prev}$ | $\bar{Q}_{prev}$ |
| 0   | 1 | 0         | 0         | 1          | 1                |
| 0   | 1 | 0         | 1         | 1          | 0                |
| 0   | 1 | 1         | 0         | 0          | 1                |
| 0   | 1 | 1         | 1         | $Q_{prev}$ | $\bar{Q}_{prev}$ |
| 1   | 0 | 0         | 0         | 1          | 1                |
| 1   | 0 | 0         | 1         | 1          | 0                |
| 1   | 0 | 1         | 0         | 0          | 1                |
| 1   | 0 | 1         | 1         | $Q_{prev}$ | $\bar{Q}_{prev}$ |
| 1   | 1 | 0         | 0         | 1          | 1                |
| 1   | 1 | 0         | 1         | 1          | 0                |
| 1   | 1 | 1         | 0         | 0          | 1                |
| 1   | 1 | 1         | 1         | $Q_{prev}$ | $\bar{Q}_{prev}$ |

Note that this is equivalent to the table in Exercise 3.7. Therefore, this must be an SR-latch.

**Exercise 3.9.** The toggle (T) flip-flop has one input, CLK, and one output, Q. On each rising edge of CLK, Q toggles to the complement of its previous value. Draw a schematic for a T flip-flop using a D flip-flop and an inverter.

**Solution:** See Figure 13.



Figure 12: Exercise 3-8: Mystery Circuit



Figure 13: Exercise 03-09: T (toggle) flip-flop

**Exercise 3.10.** A JK flip-flop receives a clock and two inputs, J and K. On the rising edge of the clock, it updates the output, Q. If J and K are both 0, Q retains its old value. If only J is 1, Q becomes 1. If only K is 1, Q becomes 0. If both J and K are 1, Q becomes the opposite of its present state.

- (a) Construct a JK flip-flop, using a D flip-flop and some combinational logic.
- (b) Construct a D flip-flop, using a JK flip-flop and some combinational logic.
- (c) Construct a T flip-flop (see Exercise 3.9), using a JK flip-flop.

## **Solution:**

(a) The corresponding boolean equation is  $Q = \bar{D}J + D\bar{K}$ . When CLK = 0, the logic from the flip-flop maintains the output unchanged. For CLK = 1, we can create a boolean



Figure 14: Exercise 3.10: JK flip-flop built from D flip-flop and combinational logic

table based on the specification. The key is noting that the phrases "Q retains its old value" or Q becomes the opposite of its present state" can be explored by allowing it to be 0 or 1. Moreover, note that the output Q is fed back as the input D. See the table below:

| D | J | K | Q             |
|---|---|---|---------------|
| 0 | 0 | 0 | D = 0         |
| 0 | 0 | 1 | 0             |
| 0 | 1 | 0 | 1             |
| 0 | 1 | 1 | $\bar{D} = 1$ |
| 1 | 0 | 0 | D=1           |
| 1 | 0 | 1 | 0             |
| 1 | 1 | 0 | 1             |
| 1 | 1 | 1 | $\bar{D} = 0$ |

The corresponding Boolean equation is  $Q = \bar{D}J + D\bar{K}$ . See Figure 14

(b) To leverage the JK flip-flop, we feed its output back as its K input, and D as its J input. See the table below, corresponding to what happens on the rising edge of the clock (CLK = 1).

| D | $Q_{prev}$ | Q |
|---|------------|---|
| 0 | 0          | 0 |
| 0 | 1          | 0 |
| 1 | 0          | 1 |
| 1 | 1          | 1 |

Above, D and  $Q_{prev}$  are the inputs J and K, respectively, to the JK flip-flop.

(c) See Figure 16

Exercise 3.12. Design an asynchronously resettable D latch, using logic gates.

**Solution:** Asynchronously resettable means that when the reset input is false, it immediately outputs 0, rather than waiting for rising edge of the clock. In other words, when Reset = 1, the output Q becomes 0 regardless of CLK and D. See Figure 17.



Figure 15: Exercise 3.11: D flip-flop built from JK flip-flop and combinational logic



Figure 16: Exercise 3.11: T flip-flop built from JK flip-flop and combinational logic



Figure 17: Exercise 3-12: Asynchronously resettable D-latch.



Figure 18: Exercise 3-13: Asynchronously resettable D flip-flop.



Figure 19: Exercise 3-14: Asynchronously settable D latch.

Exercise 3.13. Design an asynchronously resettable D flip-flop, using logic gates.

**Solution:** Asynchronously resettable means that when the reset input is 1, it immediately outputs 0, rather than waiting for rising edge of the clock. In other words, when Reset = 1, the output Q becomes 0 regardless of CLK and D. See Figure 18.

Exercise 3.14. Design an asynchronously settable D latch, using logic gates.

**Solution:** Asynchronously settable means that when the set input is 1, it immediately outputs 1, rather than waiting for rising edge of the clock. In other words, when Set = 1, the output Q becomes 1 regardless of CLK and D. See Figure 19.

Exercise 3.15. Design an asynchronously settable D flip-flop, using logic gates.

**Solution:** Asynchronously settable means that when the set input is 1, it immediately outputs 1, rather than waiting for rising edge of the clock. In other words, when Set = 1, the output Q becomes 1 regardless of CLK and D. See Figure 20.



Figure 20: Exercise 3-15: Asynchronously settable D flip-flop.

**Exercise 3.16.** Suppose that a ring oscillator is built from N inverters connected in a loop. Each inverter has a minimum delay of  $t_{cd}$ , and a maximum delay of  $t_{pd}$ . If N is odd, determine the range of frequencies at which the oscillator might operate.

**Solution:** Since N is odd, there is an integer  $k \in \mathbb{N}$  such that N = 2k - 1. Let the sequence of inverters, from left to right, be labeled  $I_1, \ldots, I_{2k-1}$ , and their corresponding input nodes be  $M_1, \ldots, M_{2k-1}$ . If  $M_1$  is initially 0, then  $M_2 = 0$ ,  $M_3 = 1, \ldots, M_{2k-1} = 0$ , which feeds back into  $I_1$  (and is  $N_1$ ) with a value of 1. Hence, this circuit is unstable.

If  $M_1$  rises at time 0, then  $M_2$  falls at time  $t_{pd}$ ,  $M_3$  rises at time  $2t_{pd}$ , and continuing on,  $M_{2k+1}$  rises at time  $2kt_{pd}$ , which means  $M_1$  will fall again at  $(2k+1)t_{pd}$ . This implies that  $M_1$  rises again  $(4k+2)t_{pd}$ , or  $2Nt_{pd}$ . Therefore, each node oscillates with a period of  $2Nt_{pd}$ , or equivalently, with a frequency of  $\frac{1}{2Nt_{pd}}$ .

**Exercise 3.17.** Why must N be odd in Exercise 3.16?

**Solution:** If N is even, the circuit is stable. That is, if a node sees a bit value D, then it will always see that value. There is no oscillation, and hence frequency is undefined.

**Exercise 3.18.** Which of the circuits in Figure 21 are synchronous sequential circuits? Explain.

**Solution:** A synchronous sequential circuit has a clock input, whose rising edges indicate a sequence of times at which state transitions occur. The rules of synchronous sequential composition say that a circuit is a synchronous sequential circuit of interconnected circuit elements, such that

- 1. Every circuit element is either a register, or a combinational circuit.
- 2. At least one circuit element is a register.
- 3. All registers receive the same clock signal.
- 4. Every cyclic path contains at least one register.



Figure 21: Exercise 3-18: Circuits

- (a) This is a combinational circuit.
- (b) This is not a combinational circuit because of the cycle at the node that follows the leftmost combinational element. It is not a synchronous sequential circuit because the cyclic path does not contain the one register in the circuit.
- (c) There are two registers, both receiving the same clock signal, and every circuit element is combinational or a register. There is a cycle path starting at the node that is the output of the lower combinational element, and it includes a register, so this is a synchronous sequential circuit.
- (d) There is one register and one combinational element. There is a cyclic path containing the node that is the output of the combinational output, and since it includes the register, it follows that this is a synchronous sequential circuit.

**Exercise 3.19.** You are designing an elevator controller for a building with 25 floors. The controller has two inputs: UP and DOWN. It produces an output indicating the floor the elevator is on. There is no floor 13. What is the minimum number of bits of state in the controller?

**Solution:** The state represents the current floor that the elevator is on. If using binary encoding, then 23 floors (since 13 is not included) needs  $\lceil \log_2 23 \rceil = 5$  floors. If using one-hot encoding, it would be 23 bits of state.

Exercise 3.20. You are designing an FSM to keep track of the mood of four students working in the digital design lab. Each student's mood is either HAPPY (the circuit works), SAD (the circuit blew up), BUSY (working on the circuit), CLUELESS (confused about the circuit), or ASLEEP (face down on the circuit board). How many states does the FSM have? What is the minimum number of bits necessary to represent these states?



Figure 22: Exercise 3-22: State machine.

**Solution:** There are  $5^4$  states because we are tracking the mood of all four students and each student can be in one of five moods, so we need  $\lceil \log_2(5^4) \rceil$  bits, or at least 10 bits.

Exercise 3.21. How would you factor the FSM from Exercise 3.20 into multiple simpler machines? How many states does each simpler machine have? What is the minimum total number of bits necessary into this factored design?

**Solution:** A factored design could include 1 state machine for each student. Since a student can be in 5 moods, each student's state requires  $\lceil \log_2 5 \rceil = 3$  states. Hence, for 4 students, that's a total of 12 bits.

Exercise 3.22. Describe in words what the state machine in Figure 22 does. Using binary state encodings, complete a state transition table and output table for the FSM. Write Boolean equations for the next state and output and sketch a schematic of the FSM.

**Solution:** The machine starts in state S0 and remains there until A = 1. At that point, it transitions to S1, transitioning to S2 if B = 1 or returning to S0 if B = 0. Once at S2, it unconditionally returns to S0. The state transition table is below. The output is 1 when it reaches  $S_2$ , and its 0 otherwise.

| S               | A | B | S' |
|-----------------|---|---|----|
| $\overline{S0}$ | 0 | X | S0 |
| S0              | 1 | X | S1 |
| S1              | X | 0 | S0 |
| S1              | X | 1 | S2 |
| S2              | X | X | S0 |

Below are the state encoding, state transition, and output tables:

|                 |          | $S_1$ | $S_0$ | $\mid A \mid$ | B | $S_1'$ | $S_0'$ |       |       |   |
|-----------------|----------|-------|-------|---------------|---|--------|--------|-------|-------|---|
| State           | Encoding | 0     | 0     | 0             | X | 0      | 0      | $S_1$ | $S_0$ | Q |
| $\overline{S0}$ | 00       | 0     | 0     | 1             | X | 0      | 1      | 0     | 0     | 0 |
| S1              | 01       | 0     | 1     | X             | 0 | 0      | 0      | 0     | 1     | 0 |
| S2              | 10       | 0     | 1     | X             | 1 | 1      | 0      | 1     | 0     | 1 |
|                 | ı        | 1     | 0     | X             | X | 0      | 0      |       |       | ' |



Figure 23: Exercise 3-22: Circuit from State Machine in Figure 22



Figure 24: Exercise 3-23: State transition diagram

After creating K-Maps (with don't-cares for  $S_1S_0 = 11$ ), the simplified equations become:

$$Q = S_1$$

$$S'_0 = \bar{S}_0 \bar{S}_1 A$$

$$S'_1 = BS_0$$

The corresponding circuit is in Figure 23.

Exercise 3.23. Describe in words what the state machine in Figure 24 does. Use binary state encodings, complete a state transition table and output table for the FSM. Write Boolean equations for the next state and output, and sketch a schematic of the FSM.

**Solution:** This one is a Mealy state machine, since the output depends on both the state and inputs. The state machine outputs 0 unless A = B = 1 while it is in state S2. It starts in state S0, and remains there while A = 0. When A = 1, it transitions to S2. From here, if B = 0, it returns to state 0, and otherwise it transitions to S2. It then remains at state S2 while S3 while S4 or S4 or S4 or S4 in which case it returns to state S4. Below is the state encoding table using binary encoding:

| State           | Encoding |
|-----------------|----------|
| $\overline{S0}$ | 00       |
| S1              | 01       |
| S2              | 10       |



Figure 25: Exercise 03-23: Circuit schematic for State Machine in Figure 24

The state transition and output tables are given below:

| $S_1$ | $S_0$ | A | B | $S_1'$ | $S_0'$    |   |       |   |   |   |   |
|-------|-------|---|---|--------|-----------|---|-------|---|---|---|---|
| 0     | 0     | 0 | X | 0      | 0         |   | $S_1$ |   |   | B |   |
| Ω     | Ω     | 1 | V | $\cap$ | 1         | - | 0     | 0 | X | X | 0 |
| 0     | 1     | X | 0 | 0      | 0         |   | 0     | 1 | X | X | 0 |
| 0     | 1     | X | 1 | 1      | 0         |   | 1     | 0 | 0 | 0 | 0 |
| 1     | 0     | 0 | 0 | 0      | 0 0 0 0 0 |   | 1     | 0 | 0 | 1 | 0 |
| 1     | 0     | 0 | 1 | 0      | 0         |   | 1     | 0 | 1 | 0 | 0 |
| 1     | 0     | 1 | 0 | 0      | 0         |   | 1     | 0 | 1 | 1 | 1 |
| 1     | 0     | 1 | 1 | 1      | 0         |   |       |   | ı |   | ' |

The corresponding Boolean equations are:

$$S'_{1} = S_{0}B + S_{1}AB$$

$$S'_{0} = \bar{S}_{1}\bar{S}_{0}A$$

$$Q = S_{1}AB$$

Finally, the circuit is in Figure 25.

Exercise 3.24. Accidents are still occurring at the intersection of Academic Avenue and Bravado Boulevard. The football team is rushing into the intersection the moment light B turns green. They are colliding with sleep-deprived CS majors who stagger into the intersection just before light A turns red. Extend the traffic light controller from Section 3.4.1 so that both lights are red for 5 seconds before either light turns green again. Sketch your improved Moore machine state transition diagram, state encodings, state transition table, output table, next state and output equations, and your FSM schematic.

**Solution:** The states for yellow lights each wait 5 seconds before switching. We can make a similar state that follows each yellow light state. See Figure 26. Now that two new states have been added, the states have been relabeled, and an extra bit is necessary. The output encoding is also present.



Figure 26: Exercise 3-24: State Machine with red light states

| State | Encoding $S_{2:0}$ |        |                                       |
|-------|--------------------|--------|---------------------------------------|
| S0    | 000                | Output | Encoding $L_{1:0}$                    |
| S1    | 001                | green  | $\frac{\text{Encoding } E_{1:0}}{00}$ |
| S2    | 010                | yellow | 01                                    |
| S3    | 011                | red    | 10                                    |
| S4    | 100                | ica    | 10                                    |
| S5    | 101                |        |                                       |

The state transition table and output table are below:

| $S_2$ | $S_1$ | $S_0$ | $T_A$ | $T_B$ | $S_2'$ | $S_1'$ | $S_0'$ |       |       |       |          |          |          |          |
|-------|-------|-------|-------|-------|--------|--------|--------|-------|-------|-------|----------|----------|----------|----------|
| 0     | 0     | 0     | 0     | X     | 0      | 0      | 1      | $S_2$ | $S_1$ | $S_0$ | $L_{A1}$ | $L_{A0}$ | $L_{B1}$ | $L_{B0}$ |
| 0     | 0     | 0     | 1     | X     | 0      | 0      | 0      | 0     | 0     | 0     | 0        | 0        | 1        | 0        |
| 0     | 0     | 1     | X     | X     | 0      | 1      | 0      | 0     | 0     | 1     | 0        | 1        | 1        | 0        |
| 0     | 1     | 0     | X     | X     | 0      | 1      | 1      | 0     | 1     | 0     | 1        | 0        | 1        | 0        |
| 0     | 1     | 1     | X     | 0     | 1      | 0      | 0      | 0     | 1     | 1     | 1        | 0        | 0        | 0        |
| 0     | 1     | 1     | X     | 1     | 0      | 1      | 1      | 1     | 0     | 0     | 1        | 0        | 0        | 1        |
| 1     | 0     | 0     | X     | X     | 1      | 0      | 1      | 1     | 0     | 1     | 1        | 0        | 1        | 0        |
| 1     | 0     | 1     | X     | X     | 0      | 0      | 0      |       |       |       |          |          |          |          |

The output equations are:

$$\begin{split} L_{A1} &= \bar{S}_2 S_1 \bar{S}_0 + \bar{S}_2 S_1 S_0 + S_2 \bar{S}_1 \bar{S}_0 + S_2 \bar{S}_1 S_0 \\ &= \bar{S}_2 S_1 + S_2 \bar{S}_1 \\ &= S_2 \oplus S_1 \\ L_{A0} &= \bar{S}_2 \bar{S}_1 S_0 \\ L_{B1} &= \bar{S}_2 \bar{S}_1 \bar{S}_0 + \bar{S}_2 \bar{S}_1 S_0 + \bar{S}_2 S_1 \bar{S}_0 + S_2 \bar{S}_1 S_0 \\ &= \bar{S}_2 \bar{S}_0 + \bar{S}_1 S_0 \\ L_{B0} &= S_2 \bar{S}_1 \bar{S}_0 \end{split}$$



Figure 27: Exercise 3-25: Mealy State Machine

The next state equations are:

$$S'_{2} = \bar{S}_{2}S_{1}S_{0}\bar{T}_{B} + S_{2}\bar{S}_{1}\bar{S}_{0}T_{B}$$

$$= \bar{S}_{2}S_{1}S_{0} + S_{2}\bar{S}_{1}\bar{S}_{0}$$

$$S'_{1} = \bar{S}_{2}\bar{S}_{1}S_{0} + \bar{S}_{2}S_{1}\bar{S}_{0} + \bar{S}_{2}S_{1}S_{0}T_{B}$$

$$S'_{0} = \bar{S}_{2}\bar{S}_{1}\bar{S}_{0}\bar{T}_{A} + \bar{S}_{2}S_{1}\bar{S}_{0} + \bar{S}_{2}S_{1}S_{0}T_{B} + S_{2}\bar{S}_{1}\bar{S}_{0}$$

I'll skip creating the circuit.

Exercise 3.25. Alyssa P Hacker's snail from Section 3.4.3 has a daughter with a Mealy machine FSM brain. The daughter snail smiles whenever she slides over the pattern 1101 or the pattern 1110. Sketch the state transition diagram for the happy snail using as a few states as possible. Choose state encodings and write a combined state transition and output table, using your encodings. Write the new state and output equations and sketch your FSM schematic.

**Solution:** Figure 27 shows the Mealy state machine diagram. We begin at state S0, and all state transitions result in an output of 0, except for state transitions to S0 from S3 and S4 when the inputs are 0 and 1, respectively.

Exercise 3.26. You have been enlisted to design a soda machine dispenser for your department lounge. Sodas are partially subsidized by the student chapter of the IEEE, so they cost only 25 cents. The machine accepts nickels, dimes, and quarters. When enough coins



Figure 28: Exercise 03-26: Moore state machine

have been inserted, it dispenses the soda and returns any necessary change. Design an FSM controller for the soda machine. The FSM inputs are *Nickel*, *Dime*, and *Quarter*, indicating which coin was inserted. Assume that exactly one coin is inserted on each cycle. The outputs are *Dispense*, *ReturnNickel*, *ReturnDime*, and *ReturnTwoDimes*. When the FSM reaches 25 cents, it asserts *Dispense* and the necessary *Return* outputs required to deliver the appropriate change. Then, it should be ready to start accepting coins for another soda.

**Solution:** The Moore state machine is given in Figure 28. The state S represents the current amount of money in the vending machine. The following tables show the mapping of state names, and input names.

| State           | Amount of Money |                          |           |
|-----------------|-----------------|--------------------------|-----------|
| $\overline{S0}$ | 0 ¢             | -                        |           |
| S1              | 5 ¢             |                          |           |
| S2              | 10 ¢            | Input                    | Shorthand |
| S3              | 15 ¢            | $\frac{-iiipac}{Nickel}$ | N         |
| S4              | 20 ¢            | Dime                     | D         |
| S5              | 25 ¢            |                          | D         |
| S6              | 30 ¢            | Quarter                  | Q         |
| S7              | 35 ¢            |                          |           |
| S8              | 40 ¢            |                          |           |
| S9              | 45 ¢            |                          |           |

For states S0 through S4, all outputs are FALSE (and thus not asserted). The following table shows the outputs asserted:

| State           | Outputs                            |
|-----------------|------------------------------------|
| $\overline{S5}$ | Dispense                           |
| S6              | $Dispense,\ ReturnNickel$          |
| S7              | $Dispense,\ Return Dime$           |
| S8              | Dispense, ReturnDime, ReturnNickel |
| S9              | $Dispense,\ Return Two Dimes$      |

**Exercise 3.27.** Gray codes have a useful property in that consecutive numbers differ in only a single position. The table below lists a 3-bit Gray code representing the numbers 0 to 7.

| Number | Gı | ay o | code |
|--------|----|------|------|
| 0      | 0  | 0    | 0    |
| 1      | 0  | 0    | 1    |
| 2      | 0  | 1    | 1    |
| 3      | 0  | 1    | 0    |
| 4      | 1  | 1    | 0    |
| 5      | 1  | 1    | 1    |
| 6      | 1  | 0    | 1    |
| 7      | 1  | 0    | 0    |

Design a 3-bit modulo 8 Gray code counter FSM with no inputs and three outputs. (A modulo n counts from 0 to N-1, then repeats. For example, a watch uses a modulo 60 counter for the minutes and seconds that counts from 0 to 59). When reset, the output should be 000. On each clock edge, the output should advance to the next Gray code. After reaching 100, it should repeat with 000.

**Solution:** The state machine is in Figure 29.

**Exercise 3.28.** Extend your modulo 8 Gray code counter from Exercise 3.27 to be an UP/DOWN counter by adding an UP input. If UP = 1, the counter advances to the next number. If UP = 0, the counter retreats to the previous number.

**Solution:** The state machine is in Figure 30.

**Exercise 3.29.** Your company, Detect-o-rama, would like to design an FSM that takes two inputs, A and B, and generate one output, Z. The output in cycle n,  $Z_n$ , is either the Boolean AND or OR of the corresponding input  $A_n$  and the previous input  $A_{n-1}$ , depending on the other input,  $B_n$ :

$$Z_n = A_n A_{n-1} \quad \text{if} \quad B_n = 0$$
  
$$Z_n = A_n + A_{n-1} \quad \text{if} \quad B_n = 1$$



Figure 29: Exercise 03-27: State machine



Figure 30: Exercise 03-28: State machine



Figure 31: FSM input waveforms for Exercise 3.29



Figure 32: Output waveform for Exercise 3.29 (a)

- (a) Sketch the waveform for Z, given the inputs shown in Figure 31.
- (b) Is this FSM a Moore or a Mealy machine?
- (c) Design the FSM. Show your state transition diagram, encoded state transition table, next state and output equations, and schematic.

## **Solution:** (a) See Figure 32.

- (b) A Moore state machine depends only on the current state of the machine. However, this FSM depends both on the current state, namely the value of  $A_{n-1}$ , and the inputs  $A_n$  and  $B_n$ . Therefore, this is a Mealy state machine.
- (c) See Figure 33. The state S is the previous value of the input,  $A_{n-1}$ , and it can be represented by a single bit. State S0 corresponds to  $A_{n-1} = 0$ , and state S1 corresponds to  $A_{n-1} = 1$ .

**Exercise 3.30.** Design an FSM with one input, A, and two outputs, X and Y. X should be 1 if A has been 1 for at least three cycles altogether (not necessarily consecutively). Y should be 1 if A has been 1 for at least two consecutive cycles. Show your state transition diagram, encoded state transition table, next state and output equations, and schematic.

**Solution:** See Figure 34. The FSM has been written as a factored state machine. The topmost tracks controls the output Y, and the bottom one controls the output X.



Figure 33: Mealy State machine for Exercise 3.29 (c)



Figure 34: Factored State Machine for Exercise 3.30



Figure 35: FSM Schematic for Exercise 3.31

Exercise 3.31. Analyze the FSM shown in Figure 35. Write the state transition and output tables and sketch the state transition diagram.

**Solution:** There are two state bits:  $S_0$  and  $S_1$ . There is a single input X. We see from the circuit that:

$$S'_1 = X\bar{S}_1$$

$$S'_0 = S1 + \bar{S}_0$$

$$Q = S_1 + S_0$$

From these we can create next state and output tables:

| $S_1$ | $S_0$ | X | $S_1'$                                 | $S_0'$ |        |             |   |
|-------|-------|---|----------------------------------------|--------|--------|-------------|---|
| 0     | 0     | 0 | 0                                      | 1      |        |             |   |
| 0     | 0     | 1 | 0<br>1<br>0<br>1<br>0<br>0             | 1      | $S_1$  | $S_0$       | Q |
| 0     | 1     | 0 | 0                                      | 0      | 0      | 0           | 0 |
| 0     | 1     | 1 | 1                                      | 0      | 0      | 1<br>0<br>1 | 1 |
| 1     | 0     | 0 | 0                                      | 1      | 1<br>1 | 0           | 1 |
| 1     | 0     | 1 | 0                                      | 1      | 1      | 1           | 1 |
| 1     | 1     | 0 | $\begin{bmatrix} 0 \\ 0 \end{bmatrix}$ | 1      |        |             |   |
| 1     | 1     | 1 | 0                                      | 1      |        |             |   |

All states are reachable. Therefore, there are four states:

| State | Encoding |
|-------|----------|
| S0    | 00       |
| S1    | 01       |
| S2    | 10       |
| S3    | 11       |

The next state and output table is below in terms of the state names assigned above:

| Current State | X | New State |                 |   |
|---------------|---|-----------|-----------------|---|
| S0            | 0 | S1        | State           | Q |
| S0            | 1 | S3        | $\overline{S0}$ | 0 |
| S1            | 0 | S0        | S1              | 1 |
| S1            | 1 | S2        | S2              | 1 |
| S2            | X | S1        | S3              | 1 |
| S3            | X | S1        |                 | ' |



Figure 36: State transition diagram for Exercise 03-31



Figure 37: FSM Schematic for Exercise 3.32

The state transition diagram is in Figure 36.

**Exercise 3.32.** Repeat Exercise 3.31 for the FSM shown in Figure 37. Recall that s and r register inputs indicate set and reset, respectively.

**Solution:** There are two resettable D flip-flops and 1 settable D flip-flop, so there are three state bits:  $S_2$ ,  $S_1$ , and  $S_0$ .

$$S'_2 = \bar{A}$$

$$S'_1 = S_2 A$$

$$S'_0 = (S_1 + S_0) A$$

$$Q = S_0$$

The next state and output tables are below:

| $S_2$ | $S_1$ | $S_0$ | A | $S_2'$ | $S_1'$ | $S_0'$ | _ |       |       |       |   |
|-------|-------|-------|---|--------|--------|--------|---|-------|-------|-------|---|
| 0     | 0     | 0     | 0 | 1      | 0      | 0      |   |       |       |       |   |
| 0     | 0     | 0     | 1 | 0      | 0      | 0      |   |       |       |       |   |
| 0     | 0     | 1     | 0 | 1      | 0      | 0      |   |       |       |       |   |
| 0     | 0     | 1     | 1 | 0      | 0      | 1      |   |       |       |       |   |
| 0     | 1     | 0     | 0 | 1      | 0      | 0      |   |       |       |       |   |
| 0     | 1     | 0     | 1 | 0      | 0      | 1      |   |       |       |       |   |
| 0     | 1     | 1     | 0 | 1      | 0      | 0      |   | $S_2$ | $S_1$ | $S_0$ | Q |
| 0     | 1     | 1     | 1 | 0      | 0      | 1      | - | X     | X     | 0     | 0 |
| 1     | 0     | 0     | 0 | 1      | 0      | 0      |   | X     | X     | 1     | 1 |
| 1     | 0     | 0     | 1 | 0      | 1      | 0      |   |       |       |       |   |
| 1     | 0     | 1     | 0 | 1      | 0      | 0      |   |       |       |       |   |
| 1     | 0     | 1     | 1 | 0      | 1      | 1      |   |       |       |       |   |
| 1     | 1     | 0     | 0 | 1      | 0      | 0      |   |       |       |       |   |
| 1     | 1     | 0     | 1 | 0      | 1      | 1      |   |       |       |       |   |
| 1     | 1     | 1     | 0 | 1      | 0      | 0      |   |       |       |       |   |
| 1     | 1     | 1     | 1 | 0      | 1      | 1      |   |       |       |       |   |

Note that states 101, 110, and 111 are not reachable, so we can eliminate them from the states table. Moreover, the only way to reach state 000 is from itself, and the schematic indicates when reset is HIGH, the state bits are  $S_2S_1S_0 = 100$ . In other words, the system will never have a state of 000. We use this to assign states and reduce the table:

| $S_2$ | $S_1$ | $S_0$ | A | $S_2'$ | $S_1'$ | $S_0'$ |       |          |
|-------|-------|-------|---|--------|--------|--------|-------|----------|
| 0     | 0     | 1     | 0 | 1      | 0      | 0      |       |          |
| 0     | 0     | 1     | 1 | 0      | 0      | 1      | State | Encoding |
| 0     | 1     | 0     | 0 | 1      | 0      | 0      | S0    | 001      |
| 0     | 1     | 0     | 1 | 0      | 0      | 1      | S1    | 010      |
| 0     | 1     | 1     | 0 | 1      | 0      | 0      | S2    | 011      |
| 0     | 1     | 1     | 1 | 0      | 0      | 1      | S3    | 100      |
| 1     | 0     | 0     | 0 | 1      | 0      | 0      |       | •        |
| 1     | 0     | 0     | 1 | 0      | 1      | 0      |       |          |

Using the new labels, the state transition and output tables are:

| Current State | A | New State                               | State | 0        |
|---------------|---|-----------------------------------------|-------|----------|
| X             | 0 | S3                                      | State | <u>Q</u> |
| S0            | 1 | S0                                      | $S_0$ | 1        |
| ,             | 1 | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | $S_1$ | 0        |
| S1            | 1 | S0                                      | C     | 1        |
| S2            | 1 | S0                                      | $S_2$ | 1        |
| <b>G</b> 3    | 1 | 01                                      | $S_3$ | 0        |
| 53            | 1 | 21                                      | ,     |          |

The state transition diagram for the circuit is given in Figure 38.

Exercise 3.33. Ben Bitdiddle has designed the circuit in Figure 39 to compute a registered four-input XOR function. Each two-input XOR gate has a propagation delay of 100 ps and a contamination delay of 55ps. Each flip-flop has a setup time of 60 ps, a hold time of 20 ps, a clock-to-Q contamination maximum of 70 ps, and a clock-to-Q minimum delay of 50 ps.



Figure 38: State transition diagram for Exercise 03-32



Figure 39: Registered four-input XOR circuit for Exercise 3.33

- (a) If there is no clock skew, what is the maximum operating frequency of the circuit?
- (b) How much clock skew can the circuit tolerate if it must operate at 2 GHZ?
- (c) How much clock skew can the circuit tolerate before it might experience a hold time violation?
- (d) Alyssa P. Hacker points out that she can resign the combinational logic between the registers to be faster and tolerate more clock skew. Her improved circuit uses three two-input XORs, but they are arranged differently. What is her circuit? What is its maximum frequency if there is no clock skew? How much clock skew can the circuit tolerate before it might experience a hold time violation?

**Solution:** (a) The maximum operating frequency  $f_{c,max}$  corresponds to the smallest clock period or cycle time  $T_{c,min}$ . Recall that in the absence of clock skew, the period is

given by:

$$T_c \ge t_{pcd} + t_{pd} + t_{setup} = T_{c,min}$$

Note  $t_{pcd}$  is the maximum clock-to-Q delay, so in this problem we have  $t_{pcd} = 70$  ps. Recall that the propagation delay through a comabinational circuit is the maximum time from when any input changes until all outputs reach their final value. Since the critical path goes through 3 XOR gates, this means that the propagation delay of the combinational logic is 3 times the combinational delay of any one XOR gate. Lastly, keeping in mind that 1 ps =  $10^{-12}$  s, we have:

$$f_{c,max} = \frac{1}{T_{c,min}} = \frac{1}{70 + 3 \cdot 100 + 60} \cdot 10^{-12} \text{Hz} = 2.33 \cdot 10^9 \text{Hz} = 2.33 \text{GHz}$$

(b) In the presence of clock skew, the clock period is given by:

$$T_c > t_{pcd} + t_{pd} + t_{setup} + t_{skew}$$

A frequency of 2 GHz corresponds to a period of  $T = \frac{1}{2\text{GHz}} = 0.5 \text{ ns}$ , or 500 ps. We solve for  $t_{skew}$ :

$$500 > 70 + 300 + 60 + t_{skew} \implies 70 > t_{skew}$$

Hence, it would tolerate a clock skew of at most 70 ps.

(c) In the presence of clock skew, we have:

$$t_{cca} + t_{cd} > t_{hold} + t_{skew}$$

The question indicates that the minimum clock-to-Q delay is 50 ps, so  $t_{ccq} = 50$  ps. Since the contamination delay of a combinational circuit is the minimum time from when any input changes until any output starts to change its value, it follows that the contamination delay of the circuit is the contamination delay of any one XOR gate, or  $t_{cd} = 55$  ps.

$$50 + 55 > 20 + t_{skew}$$

Hence,  $t_{skew}$  can be at most 85 ps.

(d) While Ben's XOR gates are arranged serially, Alyssa's XOR gates are arranged in parallel. See Figure 40. Since the critical path in Alyssa's circuit goes through only 2 XOR gates, so the propagation delay is now 200 ps. Therefore,

$$f_{c,max} = \frac{1}{T_{c,min}} = \frac{1}{70 + 2 \cdot 100 + 60} \cdot 10^{-12} \text{Hz} = 3.03 \cdot 10^9 \text{Hz} = 3.03 \text{GHz}$$

Meanwhile, the short path goes through 2 XOR gates also, so the contamination delay is  $2 \cdot 55$  ps=110 ps, so:

$$50 + 110 \ge 20 + t_{skew}$$

Hence, the circuit can tolerate 140 ps of clock skew before it might experience a hold time violation.



Figure 40: Alyssa's improved circuit for Exercise 3-33



Figure 41: 2-bit adder schematic for Exercise 3.34

**Exercise 3.34.** You are designing an adder for the blindingly fast 2-bit RePentium Processor. The adder is built from two full adders, such that the carry out of the first adder is the carry in to the second adder, as shown in Figure 41.

Your adder has input and output registers and must complete the addition in one clock cycle. Each full adder has the following propagation delays: 20 ps from  $C_{in}$  to  $C_{out}$ , or to Sum(S), 25 ps from A or B to  $C_{out}$ , and 30 ps from A or B to S. The adder has a contamination delay of 15 ps from  $C_{in}$  to either output and 2 ps from A or B to either output. Each flip-flop has a setup time of 30 ps, a hold time of 10 ps, a clock-to-Q propagation delay of 35 ps, and a clock-to-Q contamination delay of 21 ps.

- (a) If there is no clock skew, what is the maximum operating frequency of the circuit?
- (b) How much clock skew can the circuit tolerate if it must operate at 8 GHz?
- (c) How much clock skew can the circuit tolerate before it might experience a hold time violation?

**Solution:** (a) According to Figure 2.5 on Section 2.1, the functional specification of a full adder is:

$$S = A \oplus B \oplus C_{in}$$
$$C_{out} = AB + AC_{in} + BC_{in}$$

Hence, S and  $C_{out}$  are two outputs of each adder. The propagation delay through the first adder is the dictated by longest delay due to its input, which is 25 ps due to A or B. This becomes  $C_{in}$  for the second adder, for an additional 20 ps to settle in the second adder. In the absence of clock skew, the total propagation delay through both adders is 45 ps, and the maximum operating frequency of the circuit is

$$f_{c,max} = \frac{1}{T_{c,min}} = \frac{1}{35 + 45 + 30} \text{ Hz} = 9.09 \text{ GHz}$$

(b) In order to operate at a minimum of 8 GHz, the maximum value of the clock period should be  $T_c = \frac{1}{8 \text{ GHz}} = 125 \text{ ps.}$  Therefore, the maximum clock skew for it to operate at the desired frequency is given by:

$$T_c > t_{pcd} + t_{pd} + t_{setup} + t_{skew} \implies 125 > 35 + 45 + 30 + t_{skew}$$

or  $t_{skew} < 15$  ps.

(c) The contamination delay of the circuit is  $t_{cd} = 15$  ps, because when  $C_{in}$  begins to change in the first adder  $C_{out}$  becomes to change in it as well, and hence  $C_{in}$  begins to change in the second adder. Since  $t_{ccq} = 21$  ps and  $t_{hold} = 10$  ps, the maximum clock skew before it may experience a hold time violation is given by:

$$t_{ccq} + t_{cd} > t_{hold} + t_{skew} \implies 21 + 15 > 10 + t_{skew}$$

or  $t_{skew} < 26$  ps.

Exercise 3.35. A field programmable gate array (FGPA) uses configurable logic blocks (CLBs) rather than logic gate to implement combinational logic. The Xilinx Spartan 3 FPGA has propagation and contamination delays of 0.61 and 0.30 ns, respectively, for each CLB. It also contains flip-flops with propagation and contamination delays of 0.72 and 0.50 ns, and setup and hold times of 0.50 and 0 ns, respectively.

- (a) If you are building a system that needs to run at 40 MHz, how many consecutive CLBs can you use between two flip-flops? Assume that there is no clock skew and no delay through wires between CLBs.
- (b) Suppose that all paths between flip-flops pass through at least one CLB. How much clock skew can the FPGA have without violating the hold time?

**Solution:** (a) In order to have at minimum clock frequency of 40 MHz, we need a maximum clock period of  $T_c = \frac{1}{40 \text{ MHz}} = 25 \cdot 10^{-9} \text{ s} = 25 \text{ ns}$ . Since the CLBs are placed consecutively (i.e., in series), the total propagation delay due to them is  $t_{pd} = x \cdot 0.61$  ns, where x is the number of CLBs. Hence,

$$T_c \ge t_{pcd} + t_{pd} + t_{setup} \implies 25 \ge 0.72 + 0.61x + 0.50 \implies 38.98 \ge x$$

Since x is an integer, we allow at most 38 CLBs.

(b) Assuming  $t_{cd} = 0.30$  ns, which is the contamination delay through one CLB, then the maximum allowable clock skew is:

$$t_{ccq} + t_{cd} > t_{hold} + t_{skew} \implies 0.50 + 0.3 > 0 + t_{skew}$$

or  $t_{skew} < 0.8$  ps or 800 ns.

**Exercise 3.36.** A synchronizer is built from a pair of flip-flops with  $t_{setup} = 50$  ps,  $T_0 = 20$  ps, and  $\tau = 30$  ps. It samples an asynchronous input that changes  $10^8$  times per second. What is the minimum clock period of the synchronizer to achieve a mean time between failures (MTBF) of 100 years?

**Solution:** The mean time between failures is given by

$$MTBF = \frac{T_c e^{\frac{T_c - t_{setup}}{\tau}}}{NT_0}$$

We are given  $N=10^8$  Hz. Since 100 years is  $\approx \pi \times 10^9$  seconds, we get:

$$\pi \times 10^9 = \frac{T_c e^{\frac{T_c - 50 \cdot 10^{-12}}{30 \cdot 10^{-12}}}}{10^8 \cdot 20 \cdot 10^{-12}} \implies 2\pi \times 10^6 = T_c e^{\frac{T_c - 50 \cdot 10^{-12}}{30 \cdot 10^{-12}}}$$

The solution is  $T_c \approx 1.14 \cdot 10^{-9}$  s, or 1.14 ns.