| Document name    | Document number | Rev. | Page |
|------------------|-----------------|------|------|
| PK35 Device List | DL2-001         | 1.0  | 0 /4 |

PK35

**Device List** 

Rev. 1.0

PHENITEC SEMICONDUCTOR Corp.

|                    | mily Proc  |              |                   |                                               |                          |                                            |                 |        |                             | DR                                     | min        | DR          | max                             |                                  |                                                  |  |
|--------------------|------------|--------------|-------------------|-----------------------------------------------|--------------------------|--------------------------------------------|-----------------|--------|-----------------------------|----------------------------------------|------------|-------------|---------------------------------|----------------------------------|--------------------------------------------------|--|
| Poll               | Well       | Poly<br>Type | Device<br>Name    | Description                                   | Vth & Poly Res.<br>Layer | . Original<br>Parameter                    | Range           | Unit   | Monitor<br>Size<br>W/L [um] | L [um]                                 | W [um]     |             | W [um]                          | Comment                          |                                                  |  |
|                    |            |              | MPM               | 5V Pch Medium Vt                              | PVT                      | -0.80                                      | ±0.10           | V      | 20/20                       | 0.7                                    | 3.3        | 100         | 100                             |                                  |                                                  |  |
|                    | Nwell      | N+Poly       | MPL               | 5V Pch Low Vt                                 | PLVT                     | -0.58                                      | ±0.10           | V      | 20/20                       | 8.0                                    | 3.3        | 100         | 100                             |                                  |                                                  |  |
|                    | 1444611    | 11.1 Oly     | MPL2              | 5V Pch very Low Vt                            | PLLVT                    | -0.28                                      | ±0.10           | V      | 20/20                       | 1                                      | 3.3        | 100         | 100                             |                                  |                                                  |  |
| PMOS               |            |              | MPN               | 5V Pch Native Vt                              | -                        | -1.30                                      | ±0.10           | V      | 20/20                       | 0.7                                    | 3.3        | 100         |                                 | NW_Vth出来合い                       |                                                  |  |
|                    |            |              | MPMI              | 5V Pch Medium Vt Iso                          | PVT                      | -0.81                                      | ±0.10           | V      | 20/20                       | 0.7                                    | 3.3        | 100         | 100                             |                                  |                                                  |  |
|                    | Niso+Nwell | N+Polv       | MPLI              | 5V Pch Low Vt Iso                             | PLVT                     | -0.59                                      | ±0.10           |        | 20/20                       | 8.0                                    | 3.3        | 100         |                                 | VthはPLVTに連動                      |                                                  |  |
|                    |            | . ,          | MPL2I             | 5V Pch very Low Vt Iso                        | PLLVT                    | -0.29                                      | ±0.10           | V      | 20/20                       | 1                                      | 3.3        | 100         | 100                             | VthはPLLVTに連動                     |                                                  |  |
|                    |            |              | MPNI              | 5V Pch Native Vt Iso                          | -                        | -1.31                                      | ±0.10           | V      | 20/20                       | 0.7                                    | 3.3        | 100         |                                 | NW_Vth出来合い                       |                                                  |  |
|                    |            |              | MNM               | 5V Nch Medium Vt                              | NVT                      | 0.55                                       | ±0.10           | V      | 20/20                       | 0.7                                    | 3.3        | 100         | 100                             |                                  |                                                  |  |
|                    |            |              | MNH (*1)          | 5V Nch High Vt                                | PVT+PLVT                 | 1.03                                       | ±0.10           | V      | 20/20                       | 0.7                                    | 3.3        | 100         | 100                             | VthはPVT+PLVTに連動                  |                                                  |  |
|                    |            | N. D. I      | MNL               | 5V Nch Low Vt                                 | NLVT                     | 0.42                                       | ±0.10           | V      | 20/20                       | 0.8                                    | 3.3        | 100         | 100                             |                                  |                                                  |  |
|                    | Pwell      | N+Poly       | MND               | 5V Nch Depletion Vt                           | NDVT                     | -0.40                                      | ±0.10           | V      | 20/20                       | 2                                      | 3.3        | 100         | 100                             | DIA VALUE A V                    |                                                  |  |
|                    |            |              | MNN               | 5V Nch Native Vt                              | -<br>D) (T : D) ) (T     | 0.20                                       | ±0.10           | V      | 20/20                       | 1                                      | 3.3        | 100         |                                 | PW_Vth出来合い                       |                                                  |  |
|                    |            |              | MNE_LC (*1)       |                                               | PVT+PLVT<br>PVT+PLVT     | 1.03                                       | ±0.10           | V      | 20/20<br>20/20              |                                        | um[fix], \ |             |                                 | VthはPVT+PLVTに連動                  |                                                  |  |
| NMOS               |            |              |                   | 5V Nch Esd protection (Power Clamp, 10finger) |                          | 1.03                                       | ±0.10           | V      |                             |                                        | um[fix], V |             |                                 | VthはPVT+PLVTに連動                  |                                                  |  |
|                    |            |              | MNMI<br>MNHI (*1) | 5V Nch Medium Vt Iso 5V Nch High Vt Iso       | NVT<br>PVT+PLVT          | 0.55<br>1.03                               | ±0.10<br>±0.10  | V      | 20/20                       | 0.7                                    | 3.3        | 100<br>100  | 100                             | VthはNVTに連動                       |                                                  |  |
|                    |            |              | MNLI              | <u> </u>                                      | NLVT                     | 0.42                                       |                 | V      | 20/20                       | 0.7                                    |            |             |                                 | VthはPVT+PLVTに連動                  |                                                  |  |
|                    | Niso+Pwell | Napoly       | MNDI              | 5V Nch Low Vt Iso 5V Nch Depletion Vt Iso     | NDVT                     | -0.40                                      | ±0.10<br>±0.10  | V      | 20/20                       | 2                                      | 3.3        | 100         | 100                             | VthはNLVTに連動<br>VthはNDVTに連動       |                                                  |  |
|                    | NISOTEWEII | NITOIY       | MNNI              | 5V Nch Native Vt Iso                          | NDVI                     | 0.20                                       | ±0.10           | V      | 20/20                       | 1                                      | 3.3        | 100         |                                 | PW Vth出来合い                       |                                                  |  |
|                    |            |              | MNEI LC (*1)      |                                               | PVT+PLVT                 | 1.03                                       | ±0.10           | V      | 20/20                       |                                        | um[fix], \ |             |                                 |                                  |                                                  |  |
|                    |            |              |                   | MNEI PC (*1)                                  | 1 1 0 7                  | PVT+PLVT                                   | 1.03            | ±0.10  | V                           | 20/20                                  |            | um[fix], V  |                                 |                                  | VthはPVT+PLVTに連動                                  |  |
|                    |            |              | RPL               | Low Resistance Poly-Si Resistor[95Ω/s]        | RL                       | 95                                         | ±10.10          | ohm/sq | 5/100                       | 30                                     | 1.3        | 100         | -                               |                                  |                                                  |  |
|                    |            |              |                   |                                               | RPM                      | Medium Resistance Poly-Si Resistor[330g/s] | RM              | 330    | ±70                         | ohm/sq                                 | 5/100      | 30          | 1.3                             | 100                              | <del>                                     </del> |  |
| Poly               |            | N+Polv       | RPH (*2)          | High Resistance Poly-Si Resistor[550/s]       | TXIVI                    | 5000                                       | ±1500           | ohm/sq | 5/100                       | 30                                     | 1.3        | 100         | <del>-</del>                    |                                  |                                                  |  |
| Resistor           |            | IVII Oly     | RPH2 (*2)         | High Resistance Poly-Si Resistor[8kg/s]       | RH                       | 8000                                       | -3000/<br>+4000 | ohm/sq | 5/100                       | 30                                     | 1.3        | 100         |                                 | 5kohm/sq ,8kohm/sqの<br>いずれか一方を選択 |                                                  |  |
| Dif.               | Nwell      | -            | RNW               | Nwell Diff. Resistor                          | -                        | 590                                        | ±100            | ohm/sq | 6/60                        | 10                                     | 3          | 100         | -                               |                                  |                                                  |  |
|                    | Pwell      | -            | RN                | N+ Diff. Resistor                             | -                        | 35                                         | ±10             | ohm/sq | 6/60                        | 10                                     | 1          | 100         | -                               |                                  |                                                  |  |
| Resistor           | Nwell      | -            | RP                | P+ Diff. Resistor                             | -                        | 110                                        | ±20             | ohm/sq | 6/60                        | 10                                     | 1          | 100         | -                               |                                  |                                                  |  |
| Capacitor          | -          | -            | CPIP              | PIP Capacitor                                 | -                        | 1.72                                       | ±0.20           | fF/um2 | 50/420                      | 10                                     | 10         | 100         | 100                             |                                  |                                                  |  |
|                    | Pwell      | -            | CND               | Nch Depletion Vt Capacitor                    | NDVT                     | 2.6                                        | ±0.25           | fF/um2 | -                           | 2                                      | 3.3        | 100         | 100                             | MOS容量として使用                       |                                                  |  |
| MOS Capacitor      | Niso+Pwell | -            | CNDI              | Iso Nch Depletion Vt Capacitor                | NDVT                     | 2.6                                        | ±0.25           | fF/um2 | -                           | 2                                      | 3.3        | 100         | 100                             | MOS容量として使用                       |                                                  |  |
| (*3)               | Nwell      | -            | CPL2              | Pch Very Low Vt Capacitor                     | PLLVT                    | 2.6                                        | ±0.25           | fF/um2 | -                           | 1                                      | 3.3        | 100         | 100                             | MOS容量として使用                       |                                                  |  |
|                    | Niso+Nwell | -            | CPL2I             | Iso Pch Very Low Vt Capacitor                 | PLLVT                    | 2.6                                        | ±0.25           | fF/um2 | -                           | 1                                      | 3.3        | 100         | 100                             | MOS容量として使用                       |                                                  |  |
| BJT                | -          | -            | PNP               | Vertical PNP (P+/Nwell/Psub)                  | -                        | -0.73                                      | ±0.03           | V      | -                           |                                        | ersize=5   |             |                                 | Diode(B-C結線)として使用, Vbe@lb=2.5uA  |                                                  |  |
| (*4)               | -          | -            | PNP2              | Vertical PNP (P+/Nwell+DNW/Psub)              | -                        | -0.73                                      | ±0.03           | V      | -                           |                                        | ersize=5   |             |                                 | Diode(B-C結線)として使用, Vbe@lb=2.5uA  |                                                  |  |
| ( 7)               | -          | -            | NPN               | Vertical NPN (N+/Pwell/DNW)                   | -                        | 0.75                                       | ±0.03           | V      | -                           | Emitter size=5um x 5um [Fix]           |            | m [Fix]     | Diode(B-C結線)として使用, Vbe@lb=2.5uA |                                  |                                                  |  |
| Laser Poly<br>Fuse | -          | N+Poly       | RFS               | Poly-Si Laser Trimming Fuse                   | -                        | 84(non cut)<br>1G (cut)                    |                 | ohm    | -                           | -                                      | -          | -           | -                               |                                  |                                                  |  |
|                    | Pwell      | -            | DN                | N+/Pwell Diode                                | -                        | -0.67                                      | ±0.03           | V      | 1                           | Catho                                  | de size=   | 5um x 5     | um [Fix]                        | Vf@lf=2.5uA                      |                                                  |  |
| Diode              | Niso+Pwell | -            | DN2               | N+/Pwell in Niso Diode                        | -                        | -0.67                                      | ±0.03           | V      | -                           | Catho                                  | de size=   | 5um x 5     | um [Fix]                        | Vf@lf=2.5uA                      |                                                  |  |
| (*5)               | Nwell      | -            | DP                | P+/Nwell Diode                                | -                        | 0.69                                       | ±0.03           | V      | -                           | Anode size=5um x 5um [Fix] Vf@lf=2.5uA |            | Vf@lf=2.5uA |                                 |                                  |                                                  |  |
|                    | Niso+Nwell | -            | DP2               | P+/Nwell in Niso Diode                        | -                        | 0.70                                       | ±0.03           | V      | -                           | Anod                                   | e size=5   | um x5uı     | m [Fix]                         | Vf@lf=2.5uA                      |                                                  |  |
| PMOS               | Nwell      | N+Poly       | Р                 | 3.3V Pch MOS Transistor                       | PVT3+GOX                 | -0.83                                      | +0.15<br>-0.10  | V      | 20/0.35                     | 0.39                                   | 0.60       | -           | -                               | Vth@Vd=-3.0v Kmax法               |                                                  |  |
| NMOS               | Pwell      | N+Poly       | N                 | 3.3V Nch MOS Transistor                       | GOX                      | 0.70                                       | +0.10<br>-0.15  | ٧      | 20/0.35                     | 0.39                                   | 0.50       | -           | -                               | Vth@Vd=3.0v Kmax法                |                                                  |  |

PK35 Device List

Document name

Document number

Rev.

Page

DL2-001

1.0

<sup>\*1.</sup>MNH, MNHI, MNE\_LC, MNE\_PC, MNE\_LC, MNEI\_PCのVthはMPM, MPMI, MPL, MPLIのVthと逆連動するため使用には注意すること。(ex MPM, MPLのVthがfastの場合、MNH, MNE\_xCのVthはslow側に変動する) \*2.RPH, RPH2の併用は不可。いずれか一方のみを使用すること。

<sup>\*3.</sup> MOS Capacitorはシミュレーションはトランジスタ構造(4端子素子)として扱うがレイアウトでは2端子容量(Pos側:Gate, Neg側:Source/Drain/Back結線)として使用。 \*4. BJTはダイオード(ベース/コレクタ結線)としてのみ使用可能。トランジスタとしての使用は不可。

| Document name    | Document number | Rev. | Page |
|------------------|-----------------|------|------|
| PK35 Device List | DL2-001         | 1.0  | 2 /4 |

| 制定日<br>Rev.0.0 <b>2017.05.16</b> | 7.05.16 |
|----------------------------------|---------|
|----------------------------------|---------|

| Approval | Check  | Issue                  |
|----------|--------|------------------------|
| 技術グループ   | 技術グループ | 技術1課                   |
| 栗原       | 栗原     | <b>29/05/16</b><br>喜多川 |

保管先技術グループPDKプロジェクト

|      |            | Revision History                               |                   |               |          |
|------|------------|------------------------------------------------|-------------------|---------------|----------|
| Rev. | Date       | Description of Change                          | Approval          | Check         | Issue    |
| 0.1  | 2017.07.04 | ・MNE, MNEIをLocal Clamp/Power Clamp用に分離         |                   |               |          |
|      |            | MNE -> MNE_LC, MNE_PC                          |                   | PDK           | PDK      |
|      |            | MNEI -> MNEI_LC, MNEI_PC                       | 技術グループ 2017/07/05 | 2017/07/04    | 29/07/04 |
|      |            | ・全MOS及びCPIPのSpiceModelをsubckt化                 | 栗原                | 満園            | 喜多川      |
|      |            | ・注釈*4 誤記修正(下記)                                 |                   |               |          |
|      |            | ベース/エミッタ結線 -> ベース/コレクタ結線                       |                   |               |          |
|      |            | ・保管先 技術1課 -> PDKプロジェクトに変更                      |                   |               |          |
| 0.2  | 2017.07.25 | ·管理番号誤記修正 DL1-001 ->DL2-001                    |                   |               |          |
|      |            | 下記デバイス記述を変更                                    | 技術グループ            |               | PDK pj   |
|      |            | (理由)関連文書との表記統一                                 | 2017/07/26        | PDK7 = 2 = 21 | 29/07/25 |
|      |            | PMOS/NMOS, MOS Capacitor                       | 栗原                | 大川            | 喜多川      |
|      |            | ·全MOS "Vt"追記 (MNE_LC/PC, MNEI_LC/PC除く)         |                   |               |          |
|      |            | ·MNE/MNEI_LC "8finger"追記                       |                   |               |          |
|      |            | ·MNE/MNEI_PC "10finger"追記                      |                   |               |          |
|      |            | ВЈТ                                            |                   |               |          |
|      |            | Vertical PNP (P+/Nwell+NlsoPsub) -> (P+/Nwell+ | DNW/Psub)         |               |          |
|      |            | Vertical NPN (N+/Pwell/NIso) -> (N+/Pwell/DNW) |                   |               |          |
|      |            | Poly Resistor                                  |                   |               |          |
|      |            | · Low sheet Poly Resistor                      |                   |               |          |
|      |            | -> Low Resistance Poly-Si Resistor [95Ω/s]     |                   |               |          |
|      |            | Medium sheet Poly Resistor                     |                   |               |          |
|      |            | -> Medium Resistance Poly-Si Resistor 【330Ω    | /s】               |               |          |
|      |            | · High sheet Poly Resistor [5kohm/sq]          |                   |               |          |
|      |            | -> High Resistance Poly-Si Resistor 【5kΩ/s】    |                   |               |          |
|      |            | High sheet Poly Resistor [8kohm/sq]            |                   |               |          |
|      |            | -> High Resistance Poly-Si Resistor 【8kΩ/s】    |                   |               |          |
|      |            | Laser Poly Fuse                                |                   |               |          |
|      |            | •Fuse -> Poly-Si Laser Trimming Fuse           |                   |               |          |
|      |            | NMOS                                           |                   |               |          |
|      |            | ·MNE_PC W誤記修正 480 -> 600                       |                   |               |          |
|      |            | Change start page from p.0 to p.1              |                   |               |          |

| Document name    | Document number | Rev. | Page |
|------------------|-----------------|------|------|
| PK35 Device List | DL2-001         | 1.0  | 3 /4 |

|      |                                 | 改訂履歴                                          |              |                               |            |
|------|---------------------------------|-----------------------------------------------|--------------|-------------------------------|------------|
| Rev. | Date                            | Description of Change                         | Approval     | Check                         | Issu       |
| 0.3  | 2017.08.17                      | Change format(表紙&ヘッダ:日本語→英語表記)                |              |                               |            |
|      |                                 | 名称 -> Document name                           |              |                               |            |
|      |                                 | PK35 デバイスリスト -> PK35 Device List              | 技術グループ       | PDK pj                        | PDK p      |
|      |                                 | 管理番号 -> Document number                       | 栗原           | 29/08/17                      | 2017/08 満園 |
|      |                                 | 版 -> Rev.                                     | 木瓜           |                               |            |
|      |                                 | 頁 -> Page                                     |              |                               |            |
|      |                                 | Change P0                                     |              |                               |            |
|      |                                 | PK35 デバイスリスト ver.0.2 -> PK35 Device List Rev. | 0.3          |                               |            |
|      |                                 | フェニテックセミコンダクター株式会社 生産本部 鹿児!                   | 島工場          |                               |            |
|      |                                 | -> PHENITEC SEMICONDUCTOR Corp.               |              |                               |            |
|      |                                 | Change P.1                                    |              |                               |            |
|      |                                 | Add DRmax, MOS Capacitor's DRmin              |              |                               |            |
|      | Change format(改定頁ヘッダ: 日本語→英語表記) |                                               |              |                               |            |
|      |                                 | 改訂履歴 -> Revision History(sheet name)          |              |                               |            |
|      |                                 | VER -> Rev.                                   |              |                               |            |
|      |                                 | 年月日 -> Date                                   |              |                               |            |
|      |                                 | 変更内容(変更箇所・頁・改訂内容) -> Description of C         | hange        |                               |            |
|      |                                 | 作成、照査、承認 -> Issue, Check, Approval            |              |                               |            |
| 0.4  | 2017.10.27                      | p.1                                           | 技術グループ       | PDK7° #3/° +7                 | PDK p      |
|      |                                 | RFS parameter(non cut): 54 -> 84ohm           | 2017/10/27   | 7 17. 10. 27                  | 29/10/     |
|      |                                 | * 計算値から実Fuseパターン(KX082 PCM)の実測値に              | 修<br>栗原<br>  | 大川                            | 喜多         |
| 0.5  | 2017.12.04                      | p.1                                           |              |                               |            |
|      |                                 | ВЈТ                                           |              |                               |            |
|      |                                 | ・parameter(Vbe): TRX参考値から実測値に修正               | 技術グループ       |                               | PDK p      |
|      |                                 | PNP : -0.56 -> -0.73 V                        | 2017/12/05   | PDK7 = 1/5 = 1/5   17. 12. 05 | 29/12/     |
|      |                                 | PNP2: -0.75 -> -0.73 V                        | 栗原           | 大川                            | 喜多         |
|      |                                 | NPN: 0.77 -> 0.75 V                           |              |                               |            |
|      |                                 | •DR min/DR max: Emitter Fix size追記            |              |                               |            |
|      |                                 | Resitor全7種のDRmax_Wを削除                         |              |                               |            |
|      |                                 | <br>  *PDK toolで便宜上設定していたルール。プロセス上max         | ・<br>x規定は必要無 | いので削除と                        | する。        |

| Document name    | Document number | Rev. | Page |
|------------------|-----------------|------|------|
| PK35 Device List | DL2-001         | 1.0  | 4 /4 |

| 改訂履歴 |            |                                                                                                                                                      |                            |                                                                        |                                  |  |  |  |  |
|------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|------------------------------------------------------------------------|----------------------------------|--|--|--|--|
| Rev. | Date       | Description of Change                                                                                                                                | Approval                   | Check                                                                  | Issue                            |  |  |  |  |
| 0.6  | 2018.03.19 | Change P.1  •Add Diode (DN, DN2, DP, DP2)  •Add BJT measurement condition  •Change BJT parameter range  ±0.05V> ±0.03V  Add P.4 (RevisionHistory(3)) | 技術グループ<br>2018/03/22<br>栗原 | PDK pj<br>2018/03/22<br>満園<br>技術1課<br>2018/03/22<br>竹中                 | PDK pj<br>2018/3/22<br>喜多川       |  |  |  |  |
| 1.0  | 2019.09.06 | ■Upgraded Rev.0.6 to Rev.1.0 by adding 3.3V_MOS. Change P.1 -Add "5V" to Description of all 5V_MOS transistorsAdd 3.3V_MOS (P, N).                   | Kurihara   (東児島工場)         | Kitagawa<br>技術1課<br>2019/8/23<br>喜多川<br>Takenaka<br>技術1課<br>2019/09/06 | Ohkawa<br>技術1課<br>19.08.22<br>大川 |  |  |  |  |