

# STR71xF

# ARM7TDMI<sup>™</sup> 16/32-BIT MCU WITH FLASH, USB, CAN 5 TIMERS, ADC, 10 COMMUNICATIONS INTERFACES

**PRELIMINARY DATA** 

#### Memories

- Up to 256+16 Kbytes Flash memory (100,000 cycles endurance, 20 yrs retention)
- Up to 64 Kbytes RAM
- External Memory Interface (EMI) for up to 4 banks of SRAM, Flash, ROM.
- Multi-boot capability

#### ■ Clock, Reset and Supply Management

- 3.3V application supply and I/O interface
- Internal 1.8V voltage regulator for core supply
- 0 to 16 MHz external main oscillator
- 32 kHz external backup oscillator
- Embedded PLL for CPU clock
- Up to 50 MHz CPU operating frequency when executing from Flash
- Realtime Clock for clock-calendar function
- 4 power saving modes: SLOW, WAIT, STOP and STANDBY modes

#### Nested interrupt controller

- Fast interrupt handling with multiple vectors
- 32 vectors with 16 IRQ priority levels
- 2 maskable FIQ sources

## ■ Up to 48 I/O ports

- 30/32/48 multifunctional bidirectional I/O lines
- 14 ports with interrupt capability

#### ■ 5 Timers

- 16-bit watchdog timer
- 4 16-bit timers with: 2 input captures, 2 output compares, PWM and pulse counter modes



#### 10 Communications Interfaces

- 2 I<sup>2</sup>C interfaces (1 multiplexed with SPI)
- 4 UART asynchronous serial interfaces
- Smart Card ISO7816-3 interface on UART1
- 2 BSPI synchronous serial interfaces
- CAN interface (2.0B Active)
- USB v 2.0 Full Speed (12Mbit/s) Device Function with Suspend and Resume support
- HDLC synchronous communications

#### 4-channel 12-bit A/D Converter

- Conversion time:
  - -4 channels: up to 500 Hz (2 ms)
  - -1 channel: up to 1 kHz (1 ms)
- Conversion range: 0 to 2.5V

#### Development Tools Support

- JTAG with debug mode trigger request

**Table 1. Device Summary** 

| Features             | STR          | 710FZ                    |       | STR711F    | R          |           | STR712F         | R           | STR715FR |
|----------------------|--------------|--------------------------|-------|------------|------------|-----------|-----------------|-------------|----------|
| reatures             | 1            | 2                        | 0     | 1          | 2          | 0         | 1               | 2           | 0        |
| FLASH - Kbytes       | 128+16       | 256+16                   | 64+16 | 128+16     | 256+16     | 64+16     | 128+16          | 256+16      | 64+16    |
| RAM - Kbytes         | 32           | 64                       | 16    | 32         | 64         | 16        | 32              | 64          | 16       |
| Peripheral Functions |              | MI, USB,<br>I/Os         | ι     | JSB, 30 I/ | Os         | C         | CAN, 32 I/      | Os          | 32 I/Os  |
| Operating Voltage    |              |                          |       | 3.0 to 3.6 | V (optiona | I 1.8V fo | r core)         |             |          |
| Operating Temp.      | -40 to +85°C |                          |       |            |            |           |                 |             |          |
| Packages             |              | 44 20 x 20<br>144 10 x10 |       | T=         | TQFP64 1   | 0 x10 / I | <b>H</b> =LFBGA | .64 8 x 8 x | 1.7      |

Rev. 6

April 2005 1/49

# **Table of Contents**

| 1 INTRO | DDUCTION                              | . 3 |
|---------|---------------------------------------|-----|
| 1.1     | Overview                              | . 3 |
| 1.2     | Related Documentation                 | . 8 |
| 1.3     | Pin Description for 144-Pin Packages  | . 9 |
| 1.4     | Pin Description for 64-Pin Packages   | 18  |
| 1.5     | External Connections                  | 26  |
| 1.6     | I/O Port Configuration                | 26  |
| 1.7     | Memory Mapping                        | 27  |
| 2 ELEC  | TRICAL CHARACTERISTICS                | 30  |
| 2.1     | Absolute Maximum Ratings              | 30  |
| 2.2     | Operating Conditions                  | 31  |
| 2.3     | LVD Electrical Characteristics        |     |
| 2.4     | DC Electrical Characteristics         |     |
| 2.5     | AC Electrical Characteristics         |     |
| 2.6     | nRSTIN Input Filter Characteristics   |     |
| 2.7     | Oscillator Electrical Characteristics | 35  |
| 2.8     | PLL Electrical Characteristics        | 35  |
| 2.9     | Flash Electrical characteristics      | 37  |
|         | External Memory Bus Timing            |     |
| 2.11    | ADC Electrical Characteristics        | 43  |
| 3 PACK  | (AGE CHARACTERISTICS                  | 44  |
| 3.1     | Package Mechanical Data               | 44  |
| 3.2     | Thermal Characteristics               |     |
| 4 ORDE  | ER CODES                              | 47  |
| 5 DEVIS | SION HISTORY                          | /Ω  |

**Note:** For detailed information on the STR71xF Microcontroller memory, registers and peripherals. please refer to the STR71xF Reference Manual.

## 1 INTRODUCTION

This Preliminary Data provides the STR71x Ordering Information, Mechanical and Electrical Device Characteristics.

For complete information on the STR71xF Microcontroller memory, registers and peripherals. please refer to the STR71xF Reference Manual.

For information on programming, erasing and protection of the internal Flash memory please refer to the STR7 Flash Programming Reference Manual

For information on the ARM7TDMI core please refer to the ARM7TDMI Technical Reference Manual.

#### 1.1 Overview

#### ARM® core with embedded Flash & RAM

The STR71xF series is a family of ARM-powered 16/32-bit Microcontrollers with embedded Flash and RAM. It combines the high performance ARM7TDMI CPU with an extensive range of peripheral functions and enhanced I/O capabilities. All devices have on-chip high-speed single voltage FLASH memory and high-speed RAM. The STR71xF family has an embedded ARM core and is therefore compatible with all ARM tools and software.

For information on the **ARM Realview Developer Kit for ST** and third-party development tools, please refer to the http://www.st.com website

# Package Choice: Low Pin-Count 64-pin or Feature-Rich 144-pin TQFP or BGA

The STR71xF family is available in 4 main versions.

The 144-pin versions have the full set of all features including CAN, USB and External Memory Interface.

STR710F: 144-pin BGA or TQFP with CAN, USB and EMI

The three 64-pin versions (BGA or TQFP) do not include External Memory Interface.

• STR715F: 64-pin BGA or TQFP without CAN or USB

STR711F: 64-pin BGA or TQFP with USB

• STR712F: 64-pin BGA or TQFP with CAN





## **Optional External Memory (STR710F)**

The non-multiplexed 16-bit data/24-bit address bus available on the STR710F (144-pin) supports four 16-Mbyte banks of external memory. Wait states are programmable individually for each bank allowing different memory types (Flash, EPROM, ROM, SRAM etc.) to be used to store programs or data.

Figure 1 shows the general block diagram of the device family.

## **Flexible Power Management**

To minimize power consumption, you can program the STR71xF to switch to SLOW, WAIT FOR INTERRUPT, STOP or STANDBY mode depending on the current system activity in the application.

#### **Flexible Clock Control**

Two external clock sources can be used, a main clock and a 32 kHz backup clock. The embedded PLL allows the internal system clock (up to 50 MHz) to be generated from a main clock frequency of 16 MHz or less. The PLL output frequency can be programmed using a wide selection of multipliers and dividers.

## **Voltage Regulators**

The STR71xF requires an external 3.0-3.6V power supply. There are two internal Voltage Regulators for generating the 1.8V power supply for the core and peripherals. The main VR is switched off and the Low Power VR switched on when the application puts the STR71xF in Standby or Low Power Wait for Interrupt (LPWFI) mode.

#### **Low Voltage Detectors**

Each voltage regulator has an embedded LVD that monitors the internal 1.8V supply. If the voltage drops below a certain threshold, the LVD will reset the STR71xF.

#### **On-Chip Peripherals**

#### CAN Interface (STR710F and STR712F)

The CAN module is compliant with the CAN specification V2.0 part B (active). The bit rate can be programmed up to 1 MBaud.

## **USB Interface (STR710F and STR711F)**

The full-speed USB interface is USB V2.0 compliant and provides up to 8 bidirectional/16 unidirectional endpoints, up to 12 Mb/s (full-speed), support for bulk transfer and USB Suspend/Resume functions.

#### **Standard Timers**

Each of the four timers have a 16-bit free-running counter with 7-bit prescaler, up to two input capture/output compare functions, a pulse counter function, and a PWM channel with selectable frequency.

## **Realtime Clock (RTC)**

The RTC provides a set of continuously running counters driven by a low power 32kHz internal oscillator. The RTC can be used as a general timebase or clock/calendar/alarm function. When the STR71xF is in Standby mode the RTC can be kept running, powered by the low power voltage regulator and driven by the 32kHz internal oscillator.

### **UARTs**

The 4 UARTs allow full duplex, asynchronous, communications with external devices with independently programmable TX and RX baud rates up to 625 kb/s.

#### **Smart Card Interface**

UART1 is configurable to function either as a general purpose UART or as an asynchronous Smart Card interface as defined by ISO 7816-3. It includes Smart Card clock generation and provides support features for synchronous cards.

## **Buffered Serial Peripheral Interfaces (BSPI)**

Each of the two SPIs allow full duplex, synchronous communications with external devices, master or slave communication at up to 5.5Mb/s in Master mode and 4 Mb/s in Slave mode.

## I<sup>2</sup>C Interfaces

The two I<sup>2</sup>C Interfaces provide multi-master and slave functions, support normal and fast I<sup>2</sup>C mode (400 kHz) and 7 or 10-bit addressing modes.

One I<sup>2</sup>C Interface is multiplexed with one SPI, so either 2xSPI+1x I<sup>2</sup>C or 1xSPI+2x I<sup>2</sup>C may be used at a time.

#### **HDLC** interface

The High Level Data Link Controller (HDLC) unit supports full duplex operation and NRZ, NRZI, FMO or MANCHESTER protocols. It has an internal 8-bit baud rate generator.

#### A/D Converter

The Analog to Digital Converter, converts in single channel or up to 4 channels in single-shot or continuous conversion modes. Resolution is 12-bit with a sample rate of 0.5 kHz (1 kHz in single channel mode). The input voltage range is 0-2.5V.

## Watchdog

The 16-bit Watchdog Timer protects the application against hardware or software failures and ensures recovery by generating a reset.

#### I/O Ports

The 48 I/O ports are programmable as Inputs or Outputs.

## **External Interrupts**

Up to 14 external interrupts are available for application use or to wake-up the application from STOP mode.

Figure 1. STR71xF Block Diagram



#### 1.2 Related Documentation

#### Available from www.arm.com:

ARM7TDMI Technical Reference Manual

## Available from http://www.st.com:

STR71x Reference Manual

STR7 Flash Programming Reference Manual

AN1774 - Getting Started with STR71xF Software development

AN1775 - Getting Started with STR71xF Hardware development

AN1776 - STR71xF Enhanced Interrupt Controller

AN1777 - STR71xF Memory Mapping

AN1778 - STR71xF Multi-ICE Setup

AN1780 - Real Time Clock with STR71xF

AN1781 - Four 7 Segment Display Drive Using the STR71xF

The above is a selected list only, a full list STR71x application notes can be viewed at <a href="http://www.st.com">http://www.st.com</a>.

## 1.3 Pin Description for 144-Pin Packages

## Figure 2. STR710 TQFP Pinout



**Table 2. STR710 BGA Ball Connections** 

|    | Α     | В     | С     | D     | E    | F    | G               | Н               | J           | K      | L             | M          |
|----|-------|-------|-------|-------|------|------|-----------------|-----------------|-------------|--------|---------------|------------|
| 1  | P0.10 | P2.0  | P2.1  | VSS   | P2.2 | P2.6 | BOOT<br>EN      | P2.12           | P2.13       | P2.15  | JTDI          | N.C.       |
| 2  | VSS   | RDn   | P0.11 | V33   | P2.3 | P2.8 | P2.9            | JTMS            | JTRSTn      | TEST   | TEST          | N.C.       |
| 3  | V33   | P0.9  | P0.12 | P0.13 | P2.4 | VSS  | P2.10           | JTCK            | NU          | V33    | N.C.          | DBG<br>RQS |
| 4  | P0.6  | P0.7  | P0.8  | P0.14 | P2.5 | N.C. | P2.11           | JTDO            | СК          | скоит  | VSSIO-<br>PLL | N.C.       |
| 5  | A.19  | WEn.1 | WEn.0 | P0.5  | P2.7 | N.C. | P2.14           | nc              | RTCX-<br>TO | RTCXTI | nc            | P0.15      |
| 6  | P0.3  | A.15  | A.16  | A.17  | A.18 | V33  | V18             | N.C.            | N.C.        | V18BKP | VSS<br>BKP    | STDBYn     |
| 7  | P0.2  | P0.1  | P0.4  | VSS18 | V18  | A.14 | D.12            | D.1             | D.0         | nc     | VSS18         | RSTINn     |
| 8  | A.9   | A.10  | A.11  | A.13  | P0.0 | A.0  | D.11            | P1.12/<br>CANTX | N.C.        | AVSS   | D.3           | D.2        |
| 9  | VSS   | V33   | A.5   | A.6   | V33  | D.15 | D.10            | P1.8            | D.9         | P1.0   | N.C.          | N.C.       |
| 10 | A.8   | N.C.  | P1.15 | P1.13 | VSS  | D.14 | USBDN           | P1.7            | D.8         | P1.5   | P1.1          | D.4        |
| 11 | A.7   | N.C.  | P1.14 | P1.10 | A.2  | D.13 | USBDP           | VSS             | D.5         | P1.4   | P1.3          | AVDD       |
| 12 | A.12  | A.4   | A.3   | P1.9  | A.1  | N.C. | P1.11/<br>CANRX | V33IO-<br>PLL   | P1.6        | D.7    | D.6           | P1.2       |

#### Legend / Abbreviations for Table 3:

Type: I = input, O = output, S = supply, HiZ= high impedance,

In/Output level:  $C = CMOS \ 0.3V_{DD}/0.7V_{DD}$   $C_{T} = CMOS \ 0.8V \ / \ 2V$  with input trigger

 $T_{T}$ = TTL 0.3 $V_{DD}$ /0.7 $V_{DD}$  with input trigger C/T = Programmable levels: CMOS 0.3 $V_{DD}$ /0.7 $V_{DD}$  or TTL 0.8V / 2V

Port and control configuration:

- Input: pu/pd= software enabled internal pull-up or pull down

pu= in reset state, the internal 100kΩ weak pull-up is enabled. pd = in reset state, the internal  $100k\Omega$  weak pull-down is enabled.

– Output: OD = open drain (logic level)

PP = push-pull

 $T = true \ OD$ , (P-Buffer and protection diode to  $V_{DD}$  not implemented), 5V tolerant.

## **Table 3. STR710 Pin Description**

| Pir     | n n°   |                                   |      | State <sup>1)</sup> | Inp            | ut        | 0          | utpu | ıt | by              |                                      |                                                                                                                                                                                                               |                                                   |  |
|---------|--------|-----------------------------------|------|---------------------|----------------|-----------|------------|------|----|-----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--|
| TQFP144 | BGA144 | Pin Name                          | Туре | Input Reset Sta     | Input Level    | interrupt | Capability | ОО   | ЬР | Active in Stdby | Main<br>function<br>(after<br>reset) | Alterr                                                                                                                                                                                                        | nate function                                     |  |
|         |        |                                   |      |                     |                |           |            |      |    |                 |                                      | UART1: Receive<br>Data input                                                                                                                                                                                  | UART1: Transmit data output.                      |  |
| 1       | A1     | P0.10/U1.RX/<br>U1.TX/<br>SC.DATA | I/O  | pd                  | C <sub>T</sub> | X         | 4mA        | Т    |    |                 | Port<br>0.10                         | Note: This pin may be used for Smartcard DataIn/DataOut or single wire UART (half duplex) if programmed as Alternate Function Output. The pin will be tri-stated except when UART transmission is in progress |                                                   |  |
| 2       | B2     | RD                                | 0    |                     |                |           |            |      | Х  |                 | external                             | Memory Interface: Active low read signal for memory. It maps to the OE_N input of the exemponents.                                                                                                            |                                                   |  |
| 3       | C2     | P0.11/<br>BOOT.1/<br>U1.TX        | I/O  | pd                  | C <sub>T</sub> |           | 4mA        | Х    | Х  |                 | Port<br>0.11                         | Select Boot Configuration input                                                                                                                                                                               | UART1: Transmit data output.                      |  |
| 4       | СЗ     | P0.12/SC.CLK                      | I/O  | pd                  | СТ             |           | 4mA        |      |    |                 | Port<br>0.12                         | Smartcard referen                                                                                                                                                                                             | ce clock output                                   |  |
| 5       | D1     | $V_{SS}$                          | S    |                     |                |           |            |      |    |                 | Ground v                             | oltage for digital I/C                                                                                                                                                                                        | )s                                                |  |
| 6       | D2     | V <sub>33</sub>                   | S    |                     |                |           |            |      |    |                 | Supply v                             | oltage for digital I/O                                                                                                                                                                                        | S                                                 |  |
| 7       | B1     | P2.0/ <del>CS</del> .0            | I/O  | pu                  | Ст             |           | 8mA        | Х    | Х  |                 | Port 2.0                             | Bank 0 output                                                                                                                                                                                                 | nterface: Select Memory                           |  |
|         |        |                                   |      |                     | - 1            |           |            |      |    |                 |                                      | set to allow boot fr                                                                                                                                                                                          | orced to output mode at re-<br>om external memory |  |
| 8       | C1     | P2.1/CS.1                         | I/O  | pu<br>2)            | C <sub>T</sub> |           | 8mA        | Х    | X  |                 | Port 2.1                             | External Memory Interface: Select Memory Bank 1 output                                                                                                                                                        |                                                   |  |
| 9       | D3     | P0.13/U2.RX/<br>T2.OCMPA          | I/O  | pu                  | Ст             | X         | 4mA        | X    | X  |                 | Port<br>0.13                         | UART2: Receive Data input Timer2: Output Compare A output                                                                                                                                                     |                                                   |  |
| 10      | D4     | P0.14/U2.TX/<br>T2.ICAPA          | I/O  | pu                  | C <sub>T</sub> |           | 4mA        | X    | Х  |                 | Port<br>0.14                         | UART2: Transmit data output Timer2: Input Capture A input                                                                                                                                                     |                                                   |  |
| 11      | E1     | P2.2/ <del>CS</del> .2            | I/O  | pu<br>2)            | Ст             |           | 8mA        | Х    | Х  |                 | Port 2.2                             | External Memory Interface: Select Memory Bank 3 output                                                                                                                                                        |                                                   |  |

**Table 3. STR710 Pin Description** 

| Pir     | n°     |                 |      | Ite <sup>1)</sup>               | Inp            | ut        | 0          | utpu | ıt | >                                                         |                                                       |                                                        |  |
|---------|--------|-----------------|------|---------------------------------|----------------|-----------|------------|------|----|-----------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------|--|
| TQFP144 | BGA144 | Pin Name        | Туре | Input Reset State <sup>1)</sup> | Input Level    | interrupt | Capability | ОО   | ЬР | Active in Stdbv                                           | iunction                                              | Alternate function                                     |  |
| 12      | E2     | P2.3/CS.3       | I/O  | pu<br>2)                        | C <sub>T</sub> |           | 8mA        | X    | X  |                                                           | Port 2.3                                              | External Memory Interface: Select Memory Bank 4 output |  |
| 13      | E3     | P2.4/A.20       | I/O  | pd<br>3)                        | C <sub>T</sub> |           | 8mA        | Χ    | Х  |                                                           | Port 2.4                                              |                                                        |  |
| 14      | E4     | P2.5/A.21       | I/O  | pd<br>3)                        | C <sub>T</sub> |           | 8mA        | Х    | Х  |                                                           | Port 2.5 External Memory Interface: address bus       |                                                        |  |
| 15      | F1     | P2.6/A.22       | I/O  | pd<br>3)                        | C <sub>T</sub> |           | 8mA        | Χ    | Х  |                                                           | Port 2.6                                              |                                                        |  |
| 16      | G1     | BOOTEN          | ı    |                                 | $C_T$          |           |            |      |    |                                                           | Boot control input. Enables sampling of BOOT[1:0] pir |                                                        |  |
| 17      | E5     | P2.7/A.23       | I/O  | pd<br>3)                        | C <sub>T</sub> |           | 8mA        | Χ    | Х  |                                                           | Port 2.7                                              | External Memory Interface: address bus                 |  |
| 18      | F2     | P2.8            | I/O  | pu                              | $C_{T}$        | Χ         | 4mA        | Χ    | Χ  |                                                           | Port 2.8 External interrupt INT2                      |                                                        |  |
| 19      | F4     | N.C.            |      |                                 |                |           |            |      |    |                                                           | Not connected (not bonded)                            |                                                        |  |
| 20      | F5     | N.C.            |      |                                 |                |           |            |      |    |                                                           | Not connected (not bonded)                            |                                                        |  |
| 21      | F3     | $V_{SS}$        | S    |                                 |                |           |            |      |    |                                                           | Ground v                                              | oltage for digital I/Os                                |  |
| 22      | F6     | V <sub>33</sub> | S    |                                 |                |           |            |      |    |                                                           | Supply v                                              | oltage for digital I/Os                                |  |
| 23      | G2     | P2.9            | I/O  | pu                              | $C_{T}$        | Х         | 4mA        | Х    | Χ  |                                                           | Port 2.9                                              | External interrupt INT3                                |  |
| 24      | G3     | P2.10           | I/O  | pu                              | СТ             | Х         | 4mA        | Χ    | Х  |                                                           | Port<br>2.10                                          | External interrupt INT4                                |  |
| 25      | G4     | P2.11           | I/O  | pu                              | СТ             | Х         | 4mA        | Χ    | Х  |                                                           | Port<br>2.11                                          | External interrupt INT5                                |  |
| 26      | H1     | P2.12           | I/O  | pu                              | СТ             |           | 4mA        | Χ    | Х  |                                                           | Port<br>2.12                                          |                                                        |  |
| 27      | J1     | P2.13           | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | Χ    | Х  |                                                           | Port<br>2.13                                          |                                                        |  |
| 28      | G5     | P2.14           | I/O  | pu                              | СТ             |           | 4mA        | Χ    | Х  |                                                           | Port<br>2.14                                          |                                                        |  |
| 29      | K1     | P2.15           | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | X    | X  |                                                           | Port 2.15                                             |                                                        |  |
| 30      | L1     | JTDI            | - 1  |                                 | $T_T$          |           |            |      |    |                                                           | JTAG Da                                               | ata input. External pull-up required.                  |  |
| 31      | H2     | JTMS            | I    |                                 | T <sub>T</sub> |           |            |      |    |                                                           | JTAG Mo                                               | ode Selection Input. External pull-up required.        |  |
| 32      | НЗ     | JTCK            | I    |                                 | С              |           |            |      |    | JTAG Clock Input. External pull-up or pull-down required. |                                                       |                                                        |  |
| 33      | H4     | JTDO            | 0    |                                 |                |           | 8mA        |      | Χ  | JTAG Data output. <b>Note:</b> Reset state = HiZ.         |                                                       |                                                        |  |
| 34      | J2     | JTRST           | ı    |                                 | $T_T$          |           |            |      |    | JTAG Reset Input. External pull-up required.              |                                                       |                                                        |  |
| 35      | J3     | NU              |      |                                 |                |           |            |      |    | Reserved, must be forced to ground.                       |                                                       |                                                        |  |
| 36      | K2     | TEST            |      |                                 |                |           |            |      |    | Reserved, must be forced to ground.                       |                                                       |                                                        |  |
| 37      | L3     | N.C.            |      |                                 |                |           |            |      |    | Not connected (not bonded)                                |                                                       |                                                        |  |
| 38      | L2     | TEST            |      |                                 |                |           |            |      |    | Reserved, must be forced to ground.                       |                                                       |                                                        |  |
| 39      | M1     | N.C.            |      |                                 |                |           |            |      |    | Not connected (not bonded)                                |                                                       |                                                        |  |

Table 3. STR710 Pin Description

| Pir     | n°     |                       |      | ate <sup>1)</sup>               | Inp            | ut        | 0          | utpu | ıt | by                                        |                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                         |  |
|---------|--------|-----------------------|------|---------------------------------|----------------|-----------|------------|------|----|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TQFP144 | BGA144 | Pin Name              | Type | Input Reset State <sup>1)</sup> | Input Level    | interrupt | Capability | ОО   | ЬР | Active in Stdby                           | Main<br>function<br>(after<br>reset)                                                                                                                                                                                                                                       | Alternate function                                                                                                                                                                                                                      |  |
| 40      | K3     | V <sub>33IO-PLL</sub> | S    |                                 |                |           |            |      |    |                                           | Supply vo                                                                                                                                                                                                                                                                  | oltage for digital I/O circuitry and for PLL refer-                                                                                                                                                                                     |  |
| 41      | M2     | N.C.                  |      |                                 |                |           |            |      |    |                                           | Not conn                                                                                                                                                                                                                                                                   | ected (not bonded)                                                                                                                                                                                                                      |  |
| 42      | L4     | V <sub>SSIO-PLL</sub> | S    |                                 |                |           |            |      |    |                                           | Ground voltage for digital I/O circuitry and for PLL re erence                                                                                                                                                                                                             |                                                                                                                                                                                                                                         |  |
| 43      | M4     | N.C.                  |      |                                 |                |           |            |      |    |                                           | Not conn                                                                                                                                                                                                                                                                   | ected (not bonded)                                                                                                                                                                                                                      |  |
| 44      | МЗ     | DBGRQS                | I    |                                 | $C_{T}$        |           |            |      |    |                                           | Debug Mode request input (active high)                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                         |  |
| 45      | K4     | CKOUT                 | 0    |                                 |                |           | 8mA        |      | Х  |                                           | Clock output (f <sub>PCLK2</sub> ) <b>Note:</b> Enabled by CKDIS registed in APB Bridge 2                                                                                                                                                                                  |                                                                                                                                                                                                                                         |  |
| 46      | J4     | CK                    | ı    |                                 | С              |           |            |      |    |                                           | Reference clock input                                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                         |  |
| 47      | M5     | P0.15/WAKE-<br>UP     | I    | pu                              | T <sub>T</sub> | Х         | 4mA        |      |    | Х                                         | Port<br>0.15                                                                                                                                                                                                                                                               | Wakeup from Standby mode input.                                                                                                                                                                                                         |  |
| 48      | L5     | N.C.                  |      |                                 |                |           |            |      |    |                                           | Not conn                                                                                                                                                                                                                                                                   | ected (not bonded)                                                                                                                                                                                                                      |  |
| 49      | K5     | RTCXTI                |      |                                 |                |           |            |      |    |                                           | Realtime<br>plifier circ                                                                                                                                                                                                                                                   | Clock input and input of 32 kHz oscillator amount                                                                                                                                                                                       |  |
| 50      | J5     | RTCXTO                |      |                                 |                |           |            |      |    |                                           | Output of                                                                                                                                                                                                                                                                  | f 32 kHz oscillator amplifier circuit                                                                                                                                                                                                   |  |
| 51      | M6     | STDBY                 | I/O  |                                 | C <sub>T</sub> |           | 4mA        | X    |    | x                                         | Caution:<br>mal mode<br>Output: S<br>ware Sta<br>Note: In S                                                                                                                                                                                                                | rdware Standby mode entry input active low. External pull-up to $V_{33}$ required to select norse. Standby mode active low output following Softndby mode entry. Standby mode all pins are in high impedance ose marked Active in Stdby |  |
| 52      | M7     | RSTIN                 | I    |                                 | Ст             |           |            |      |    | Χ                                         | Reset inp                                                                                                                                                                                                                                                                  | out                                                                                                                                                                                                                                     |  |
| 53      | J6     | N.C.                  |      |                                 |                |           |            |      |    |                                           | Not conn                                                                                                                                                                                                                                                                   | ected (not bonded)                                                                                                                                                                                                                      |  |
| 54      | L6     | V <sub>SSBKP</sub>    |      |                                 | S              |           |            |      |    | Х                                         | Stabilisat                                                                                                                                                                                                                                                                 | tion for low power voltage regulator.                                                                                                                                                                                                   |  |
| 55      | K6     | V <sub>18BKP</sub>    |      |                                 | S              |           |            |      |    | Х                                         | Stabilisation for low power voltage regulator. Require external capacitors of at least 1µF between V <sub>18BKP</sub> an V <sub>SS18BKP</sub> . See Figure 5.  Note: If the low power voltage regulator is bypassed, this pin can be connected to an external 1.8V supply. |                                                                                                                                                                                                                                         |  |
| 56      | H5     | N.C.                  |      |                                 |                |           |            |      |    | Not connected (not bonded)                |                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                         |  |
| 57      | H6     | N.C.                  |      |                                 |                |           |            |      |    | Not connected (not bonded)                |                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                         |  |
| 58      | G6     | V <sub>18</sub>       | S    |                                 |                |           |            |      |    |                                           | Stabilisation for main voltage regulator. Requires external capacitors of at least $10\mu\text{F} + 33\text{nF}$ between $V_{18}$ and $V_{\text{SS18}}$ . See Figure 5.                                                                                                    |                                                                                                                                                                                                                                         |  |
| 59      | L7     | V <sub>SS18</sub>     | S    |                                 |                |           |            |      |    | Stabilisation for main voltage regulator. |                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                         |  |
| 60      | K7     | N.C.                  |      |                                 |                |           |            |      |    |                                           | Not connected (not bonded)                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                         |  |



Table 3. STR710 Pin Description

| Pir     | n n°   |                                         |      | ate <sup>1)</sup>               | Inp            | ut        | 0          | utpu | ıt | by                                                                             |                                      |                              |                               |  |  |
|---------|--------|-----------------------------------------|------|---------------------------------|----------------|-----------|------------|------|----|--------------------------------------------------------------------------------|--------------------------------------|------------------------------|-------------------------------|--|--|
| TQFP144 | BGA144 | Pin Name                                | Type | Input Reset State <sup>1)</sup> | Input Level    | interrupt | Capability | ОО   | ЬР | Active in Stdby                                                                | Main<br>function<br>(after<br>reset) | Alterr                       | nate function                 |  |  |
| 61      | J7     | D.0                                     | I/O  |                                 |                |           | 8mA        |      |    |                                                                                |                                      |                              |                               |  |  |
| 62      | H7     | D.1                                     | I/O  |                                 |                |           | 8mA        |      |    |                                                                                |                                      |                              |                               |  |  |
| 63      | M8     | D.2                                     | 1/0  |                                 |                |           | 8mA        |      |    |                                                                                | External                             | Memory Interface:            | data bus                      |  |  |
| 64      | L8     | D.3                                     | 1/0  |                                 |                |           | 8mA        |      |    |                                                                                |                                      |                              |                               |  |  |
| 65      | M10    | D.4                                     | I/O  |                                 |                |           | 8mA        |      |    |                                                                                |                                      |                              |                               |  |  |
| 66      | M11    | $V_{DDA}$                               | S    |                                 |                |           |            |      |    |                                                                                | Supply voltage for A/D Converter     |                              |                               |  |  |
| 67      | K8     | $V_{SSA}$                               | S    |                                 |                |           |            |      |    |                                                                                | Ground voltage for A/D Converter     |                              |                               |  |  |
| 68      | J8     | N.C.                                    |      |                                 |                |           |            |      |    |                                                                                | Not connected (not bonded)           |                              |                               |  |  |
| 69      | L9     | N.C.                                    |      |                                 |                |           |            |      |    |                                                                                | Not connected (not bonded)           |                              |                               |  |  |
| 70      | М9     | N.C.                                    |      |                                 |                |           |            |      |    | Not connected (not bonded)                                                     |                                      |                              |                               |  |  |
| 71      | K9     | P1.0/T3.OC-<br>MPB/AIN.0                | I/O  | pu                              | Ст             |           | 4mA        | Х    | Х  |                                                                                | Port 1.0                             | Timer 3: Output<br>Compare B | ADC: Analog input 0           |  |  |
| 72      | L10    | P1.1/T3.ICA-<br>PA/T3.EXT-<br>CLK/AIN.1 | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | Х    | х  | Port 1.1 Timer 3: Input Capture A or External Clock input  ADC: Analog input 1 |                                      |                              |                               |  |  |
| 73      | M12    | P1.2/T3.OCM-<br>PA/AIN.2                | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | Х    | Х  |                                                                                | Port 1.2                             | Timer 3: Output<br>Compare A | ADC: Analog input 2           |  |  |
| 74      | L11    | P1.3/<br>T3.ICAPB/<br>AIN.3             | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | х    | х  |                                                                                | Port 1.3                             | Timer 3: Input<br>Capture B  | ADC: Analog input 3           |  |  |
| 75      | K11    | P1.4/T1.ICA-<br>PA/T1.EXT-<br>CLK       | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | х    | х  |                                                                                | Port 1.4                             | Timer 1: Input<br>Capture A  | Timer 1: External Clock input |  |  |
| 76      | K10    | P1.5/<br>T1.ICAPB                       | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | Х    | Х  |                                                                                | Port 1.5                             | Timer 1: Input<br>Capture B  |                               |  |  |
| 77      | J12    | P1.6/T1.OC-<br>MPB                      | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | Х    | Х  |                                                                                | Port 1.6                             | Timer 1: Output<br>Compare B |                               |  |  |
| 78      | J11    | D.5                                     | I/O  |                                 |                |           | 8mA        |      |    |                                                                                |                                      | I                            |                               |  |  |
| 79      | L12    | D.6                                     | I/O  |                                 |                |           | 8mA        |      |    |                                                                                |                                      |                              |                               |  |  |
| 80      | K12    | D.7                                     | I/O  |                                 |                |           | 8mA        |      |    |                                                                                | External                             | Memory Interface:            | data bus                      |  |  |
| 81      | J10    | D.8                                     | I/O  |                                 |                |           | 8mA        |      |    |                                                                                | ·                                    |                              |                               |  |  |
| 82      | J9     | D.9                                     | I/O  |                                 |                |           | 8mA        |      |    |                                                                                | ·                                    |                              |                               |  |  |
| 83      | H12    | V <sub>33IO-PLL</sub>                   | S    |                                 |                |           |            |      |    | Supply voltage for digital I/O circuitry and for PLL reference                 |                                      |                              |                               |  |  |
| 84      | H11    | V <sub>SSIO-PLL</sub>                   | S    |                                 |                |           |            |      |    | Ground voltage for digital I/O circuitry and for PLL reference                 |                                      |                              |                               |  |  |
| 85      | H10    | P1.7/T1.OCM-<br>PA                      | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | X    | Х  | Port 1.7 Timer 1: Output Compare A                                             |                                      |                              |                               |  |  |
| 86      | H9     | P1.8                                    | I/O  | pd                              | $C_{T}$        |           | 4mA        | Χ    | Х  | ·                                                                              |                                      |                              |                               |  |  |
| 87      | F12    | N.C.                                    |      |                                 |                |           |            |      |    | Not connected (not bonded)                                                     |                                      |                              |                               |  |  |

Table 3. STR710 Pin Description

| 88   612   P1.11/CANRX   I/O   Pu   C <sub>T</sub>   X   4mA   X   X   Port   Note: On STR710 and STR712 only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Pir     | n n°   |                 |      | ate <sup>1)</sup>               | Inp            | ut        | 0          | utpu | t  | þ                                        |                                                                                                                           |                        |               |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------|-----------------|------|---------------------------------|----------------|-----------|------------|------|----|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|--|--|
| 89                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TQFP144 | BGA144 | Pin Name        | Type | Input Reset State <sup>1)</sup> | Input Level    | interrupt | Capability | OD   | ЬР | Active in Std                            | Main<br>function<br>(after<br>reset)                                                                                      | Alterr                 | nate function |  |  |
| 11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 88      | G12    | P1.11/CANRX     | I/O  | pu                              | C <sub>T</sub> | Х         | 4mA        | X    | Х  |                                          |                                                                                                                           |                        |               |  |  |
| 90   G11   USBDP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 89      | H8     | P1.12/CANTX     | I/O  | pu                              | C <sub>T</sub> | Х         | 4mA        | Х    | Х  |                                          |                                                                                                                           |                        | -             |  |  |
| 91   93   94   95   95   95   95   96   96   97   97   98   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   99   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97   97 | 90      | G11    | USBDP           | I/O  |                                 | C <sub>T</sub> |           |            |      |    |                                          | <b>Note:</b> On STR710 and STR711 only This pin requires an external pull-up to V <sub>33</sub> to maintain a high level. |                        |               |  |  |
| 93   G8   D.11                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 91      | G10    | USBDN           | I/O  |                                 | C <sub>T</sub> |           |            |      |    |                                          |                                                                                                                           | ·                      | •             |  |  |
| 94   G7   D.12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 92      | G9     | D.10            | I/O  |                                 |                |           | 8mA        |      |    |                                          |                                                                                                                           |                        |               |  |  |
| 95                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 93      | G8     | D.11            | I/O  |                                 |                |           | 8mA        |      |    |                                          |                                                                                                                           |                        |               |  |  |
| 95                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 94      | G7     | D.12            | I/O  |                                 |                |           | 8mA        |      |    |                                          | External Memory Interface: data hus                                                                                       |                        |               |  |  |
| 96   F10   D.14   I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 95      |        |                 |      |                                 |                |           |            |      |    |                                          | External Memory Interface: data bus                                                                                       |                        |               |  |  |
| 97   F9   D.15   I/O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |        |                 |      |                                 |                |           |            |      |    |                                          |                                                                                                                           |                        |               |  |  |
| 98   F8   A.0   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |         |        |                 |      |                                 |                |           |            |      |    |                                          |                                                                                                                           |                        |               |  |  |
| 99   E12   A.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |        |                 |      |                                 |                |           |            |      |    |                                          |                                                                                                                           |                        |               |  |  |
| 100   E11   A.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |        |                 |      |                                 |                |           |            |      |    |                                          |                                                                                                                           |                        |               |  |  |
| 101   C12   A.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |         |        |                 |      |                                 |                |           |            |      |    |                                          | External                                                                                                                  | Memory Interface:      | address bus   |  |  |
| 102   B12   A.4   O                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |        |                 |      |                                 |                |           |            |      |    |                                          |                                                                                                                           | ,                      |               |  |  |
| 103   E10   V <sub>SS</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |        |                 |      |                                 |                |           |            |      |    |                                          |                                                                                                                           |                        |               |  |  |
| 104 E9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |        |                 |      |                                 |                |           | 0.1 1      |      |    |                                          | Ground v                                                                                                                  | oltage for digital I/C | ) circuitry   |  |  |
| 105         D12         P1.9         I/O pd C <sub>T</sub> 4mA X X         Port 1.9           106         D11         P1.10/USB-CLK         I/O pu C/T         4mA X X         Port 1.10         USB: 48 MHZ clock input           107         D10         P1.13/HCLK/ IO.SCL         I/O pu C <sub>T</sub> X 4mA X X         Port 1.13         HDLC: reference clock input         I2C clock           108         C11         P1.14/HRXD/ IO.SDA         I/O pu C <sub>T</sub> X 4mA X X         Port 1.14         HDLC: Receive data input         I2C serial data           109         B11         N.C.         Not connected (not bonded)           110         B10         N.C.         Not connected (not bonded)           111         C10         P1.15/HTXD         I/O pu C <sub>T</sub> X 4mA X X         Port 1.15         HDLC: Transmit data output           112         A9         V <sub>SS</sub> S         Ground voltage for digital I/O circuitry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |         |        |                 |      |                                 |                |           |            |      |    |                                          |                                                                                                                           |                        | -             |  |  |
| 106         D11         P1.10/USB-<br>CLK         I/O         pu         C/T         4mA         X         X         Port<br>1.10         USB: 48 MHZ<br>clock input           107         D10         P1.13/HCLK/<br>I0.SCL         I/O         pu         C <sub>T</sub> X         4mA         X         X         Port<br>1.13         HDLC: reference<br>clock input         I2C clock           108         C11         P1.14/HRXD/<br>I0.SDA         I/O         pu         C <sub>T</sub> X         4mA         X         X         Port<br>1.14         HDLC: Receive<br>data input         I2C serial data           109         B11         N.C.         Not connected (not bonded)         Not connected (not bonded)           110         B10         N.C.         Not connected (not bonded)           111         C10         P1.15/HTXD         I/O         pu         C <sub>T</sub> X         4mA         X         X         Port<br>1.15         HDLC: Transmit data output           112         A9         V <sub>SS</sub> S         Ground voltage for digital I/O circuitry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |        |                 |      | nd                              | Ст             |           | 4mA        | X    | X  |                                          |                                                                                                                           | l lage for algital # 0 |               |  |  |
| 107         D10         P1.13/HCLK/ I0.SCL         I/O pu C <sub>T</sub> X 4mA X X         Port 1.13         HDLC: reference clock input         I2C clock           108         C11         P1.14/HRXD/ I0.SDA         I/O pu C <sub>T</sub> X 4mA X X         X Port 1.14         HDLC: Receive data input         I2C serial data           109         B11         N.C.         Not connected (not bonded)           110         B10         N.C.         Not connected (not bonded)           111         C10         P1.15/HTXD         I/O pu C <sub>T</sub> X 4mA X X         Port 1.15         HDLC: Transmit data output           112         A9         V <sub>SS</sub> S         Ground voltage for digital I/O circuitry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |        | P1.10/USB-      |      |                                 |                |           |            |      |    |                                          | Port                                                                                                                      |                        |               |  |  |
| 108 CT   10.SDA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 107     | D10    |                 | I/O  | pu                              | C <sub>T</sub> | Х         | 4mA        | Х    | Х  |                                          |                                                                                                                           | HDLC: reference        | I2C clock     |  |  |
| 110       B10       N.C.       Not connected (not bonded)         111       C10       P1.15/HTXD       I/O pu C <sub>T</sub> X 4mA X X       Port 1.15       HDLC: Transmit data output         112       A9       V <sub>SS</sub> S       Ground voltage for digital I/O circuitry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 108     | C11    |                 | I/O  | pu                              | СТ             | Х         | 4mA        | Х    | Х  | Port HDLC: Receive I2C serial data       |                                                                                                                           |                        |               |  |  |
| 111 C10 P1.15/HTXD I/O pu C <sub>T</sub> X 4mA X X Port 1.15 HDLC: Transmit data output 112 A9 V <sub>SS</sub> S Ground voltage for digital I/O circuitry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 109     | B11    | N.C.            |      |                                 |                |           |            |      |    | <u> </u>                                 |                                                                                                                           |                        |               |  |  |
| 111 CTO PT.15/HTXD I/O pu C <sub>T</sub> X 4/HA X X 1.15 HDLC: Transmit data output  112 A9 V <sub>SS</sub> S Ground voltage for digital I/O circuitry                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 110     | B10    | N.C.            |      |                                 |                |           |            |      |    | ` '                                      |                                                                                                                           |                        |               |  |  |
| 30 ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 111     | C10    | P1.15/HTXD      | I/O  | pu                              | Ст             | Х         | 4mA        | Х    | Х  | HDI C.: Transmit data dilibilit          |                                                                                                                           |                        |               |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 112     | A9     | V <sub>SS</sub> | S    |                                 |                |           |            |      |    | Ground voltage for digital I/O circuitry |                                                                                                                           |                        |               |  |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 113     | В9     | V <sub>33</sub> | S    |                                 |                |           |            |      |    |                                          |                                                                                                                           |                        |               |  |  |



Table 3. STR710 Pin Description

| Pir     | n°     |                          |      | State <sup>1)</sup> | Inp            | ut        | 0          | utpu | ıt                                     | <b>^</b>                                  |                                                                                                                                                     |                                                                                                                         |  |  |  |
|---------|--------|--------------------------|------|---------------------|----------------|-----------|------------|------|----------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|
| TQFP144 | BGA144 | Pin Name                 | Type | Input Reset Sta     | Input Level    | interrupt | Capability | ОО   | ЬР                                     | Active in Stdby                           | (after reset)                                                                                                                                       | Alternate function                                                                                                      |  |  |  |
| 114     | C9     | A.5                      | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 115     | D9     | A.6                      | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 116     | A11    | A.7                      | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 117     | A10    | A.8                      | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 118     | A8     | A.9                      | 0    |                     |                |           | 8mA        |      |                                        |                                           | External                                                                                                                                            | Memory Interface: address bus                                                                                           |  |  |  |
| 119     | B8     | A.10                     | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 120     | C8     | A.11                     | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 121     | A12    | A.12                     | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 122     | D8     | A.13                     | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
|         |        | P0.0/S0.MISO/            |      |                     |                |           |            |      |                                        |                                           |                                                                                                                                                     | SPI0 Master in/<br>Slave out data UART3 Transmit data output                                                            |  |  |  |
| 123     | E8     | U3.TX                    | I/O  | pu                  | C <sub>T</sub> |           | 4mA        | Х    | X                                      |                                           | Port 0.0                                                                                                                                            | UART by default. BSPI must be enabled by SPI_EN bit in the BOOTCR register.                                             |  |  |  |
|         |        | D0 4/00 MOCI/            |      |                     |                |           |            |      |                                        |                                           |                                                                                                                                                     | BSPI0: Master UART3: Receive Data in-<br>out/Slave in data put                                                          |  |  |  |
| 124     | B7     | P0.1/S0.MOSI/<br>U3.RX   | I/O  | pu                  | C <sub>T</sub> | Х         | 4mA        | Х    | Х                                      |                                           | Port 0.1                                                                                                                                            | l'                                                                                                                      |  |  |  |
|         |        | P0.2/                    |      |                     |                |           |            |      |                                        |                                           |                                                                                                                                                     | BSPI0: Serial Clock I2C1: Serial clock                                                                                  |  |  |  |
| 125     | A7     | S0.SCLK/<br>I1.SCL       | I/O  | pu                  | СТ             | Х         | 4mA        | Х    | X                                      |                                           | Port 0.2                                                                                                                                            | <b>Note:</b> Programming AF function selects I2C by default. BSPI must be enabled by SPI_EN bit in the BOOTCR register. |  |  |  |
| 126     | A6     | P0.3/S0. <del>SS</del> / | I/O  | pu                  | $C_{T}$        |           | 4mA        | Х    | Х                                      |                                           | Port 0.3                                                                                                                                            | SPI0: Slave Select input active low.                                                                                    |  |  |  |
| 120     | Α0     | I1.SDA                   | 1/0  | pu                  | ΟŢ             |           | TIIIA      | ^    | ^                                      |                                           | 1 011 0.3                                                                                                                                           | <b>Note:</b> Programming AF function selects I2C by default. BSPI must be enabled by SPI_EN bit in the BOOTCR register. |  |  |  |
| 127     | C7     | P0.4/S1.MISO             | I/O  | pu                  | $C_{T}$        |           | 4mA        | Χ    | Χ                                      |                                           | Port 0.4                                                                                                                                            | SPI1: Master in/Slave out data                                                                                          |  |  |  |
| 128     | D7     | V <sub>SS18</sub>        | S    |                     |                |           |            |      |                                        |                                           | Stabilisat                                                                                                                                          | tion for main voltage regulator.                                                                                        |  |  |  |
| 129     | E7     | V <sub>18</sub>          | S    |                     |                |           |            |      |                                        |                                           | Stabilisation for main voltage regulator. Requires external capacitors of at least $10\mu F + 33nF$ between $V_{18}$ and $V_{SS18}$ . See Figure 5. |                                                                                                                         |  |  |  |
| 130     | F7     | A.14                     | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 131     | В6     | A.15                     | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 132     | C6     | A.16                     | 0    |                     |                |           | 8mA        |      |                                        | Futowal Manager Interference address have |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 133     | D6     | A.17                     | 0    |                     |                |           | 8mA        |      | External Memory Interface: address bus |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 134     | E6     | A.18                     | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |
| 135     | A5     | A.19                     | 0    |                     |                |           | 8mA        |      |                                        |                                           |                                                                                                                                                     |                                                                                                                         |  |  |  |

**Table 3. STR710 Pin Description** 

| Pir     | n n°   |                       |      | State1)         | Inp            | ut        | 0          | utpu | ıt | þ               |                                                                                                                                                                                          |                              |                              |  |
|---------|--------|-----------------------|------|-----------------|----------------|-----------|------------|------|----|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------------------|--|
| TQFP144 | BGA144 | Pin Name              | Type | Input Reset Sta | Input Level    | interrupt | Capability | OD   | ЬР | Active in Stdby | Main<br>function<br>(after<br>reset)                                                                                                                                                     | Alternate function           |                              |  |
| 136     | B5     | WE.1                  | 0    |                 |                |           | 8mA        |      |    |                 | External ble outpu                                                                                                                                                                       | ·=                           | active low MSB write ena-    |  |
| 137     | C5     | WE.0                  | 0    |                 |                |           | 8mA        |      |    |                 | External Memory Interface: active low LSB write enable output                                                                                                                            |                              |                              |  |
| 138     | А3     | V <sub>33</sub>       | S    |                 |                |           |            |      |    |                 | Supply v                                                                                                                                                                                 | ly voltage for digital I/Os  |                              |  |
| 139     | A2     | V <sub>SS</sub>       | S    |                 |                |           |            |      |    |                 | Ground v                                                                                                                                                                                 | oltage for digital I/C       | Os                           |  |
| 140     | D5     | P0.5/S1.MOSI          | I/O  | pu              | $C_{T}$        |           | 4mA        | Χ    | Х  |                 | Port 0.5                                                                                                                                                                                 | SPI1: Master out/S           | Slave In data                |  |
| 141     | A4     | P0.6/S1.SCLK          | I/O  | pu              | $C_{T}$        | Х         | 4mA        | Χ    | Х  |                 | Port 0.6                                                                                                                                                                                 | SPI1: Serial Clock           |                              |  |
| 142     | B4     | P0.7/S1.SS            | I/O  | pu              | C <sub>T</sub> |           | 4mA        | Х    | Х  |                 | Port 0.7                                                                                                                                                                                 | SPI1: Slave Selec            | t input active low           |  |
|         |        |                       |      |                 |                |           |            |      |    |                 | Port 0.8                                                                                                                                                                                 | UART0: Receive<br>Data input | UART0: Transmit data output. |  |
| 143     | C4     | P0.8/U0.RX/<br>U0.TX  | I/O  | pd              | C <sub>T</sub> | X         | 4mA        | Т    |    |                 | <b>Note:</b> This pin may be used for single wire UART (half duplex) if programmed as Alternate Function Output. The pin will be tri-stated except when UART transmission is in progress |                              |                              |  |
| 144     | ВЗ     | P0.9/U0.TX/<br>BOOT.0 | I/O  | pd              | Ст             |           | 4mA        | X    | Х  |                 | Port 0.9 Select Boot Configuration input UART0: Transmit data output                                                                                                                     |                              |                              |  |

- 1. The Reset configuration of the I/O Ports is IPUPD (input pull-up/pull down). Refer to Table 7, "Port Bit Configuration Table," on page 26. The Port bit configuration at reset is PC0=1, PC1=1, PC2=0. The port data register bit (PD) value depends on the pu/pd column which specifies whether the pull-up or pull-down is enabled at reset
- 2. In reset state, these pins configured as Input PU/PD with weak pull-up enabled. They must be configured by software as Alternate Function (see Table 7, "Port Bit Configuration Table," on page 26) to be used by the External Memory Interface.
- 3. In reset state, these pins configured as Input PU/PD with weak pull-down enabled to output Address 0x0000 0000 using the External Memory Interface. To access memory banks greater than 1Mbyte, they need to be configured by software as Alternate Function (see Table 7, "Port Bit Configuration Table," on page 26).

## 1.4 Pin Description for 64-Pin Packages

## Figure 3. STR712F/STR715F TQFP64 Pinout



Figure 4. STR711F TQFP64 Pinout



**Table 4. STR711F BGA Ball Connections** 

|   | Α     | В     | С      | D     | E         | F         | G      | Н         |
|---|-------|-------|--------|-------|-----------|-----------|--------|-----------|
| 1 | P0.10 | P0.11 | P0.12  | P0.14 | V33       | JTCK      | TEST   | V33IO-PLL |
| 2 | P0.9  | VSS   | P0.13  | VSS   | JTMS      | JTRSTn    | P0.15  | VSSIO-PLL |
| 3 | P0.5  | P0.7  | BOOTEN | JTDI  | NU        | STDBYn    | RTCXTI | CK        |
| 4 | VSS18 | VSS   | P0.8   | JTDO  | AVDD      | V18BKP    | RSTINn | RTCXTO    |
| 5 | P0.2  | P0.4  | V18    | P0.6  | P1.9      | P1.0      | V18    | VSSBKP    |
| 6 | V33   | P0.1  | P0.3   | P1.13 | USBDP     | VSSIO-PLL | AVSS   | VSS18     |
| 7 | VSS   | P0.0  | P1.10  | USBDN | P1.7      | P1.6      | P1.5   | P1.1      |
| 8 | P1.15 | P1.14 | VSS    | P1.8  | V33IO-PLL | P1.4      | P1.3   | P1.2      |

Table 5. STR712F/715F BGA Ball Connections

|   | Α     | В     | С      | D                             | E                             | F         | G      | Н         |
|---|-------|-------|--------|-------------------------------|-------------------------------|-----------|--------|-----------|
| 1 | P0.10 | P0.11 | P0.12  | P0.14                         | V33                           | JTCK      | TEST   | V33IO-PLL |
| 2 | P0.9  | VSS   | P0.13  | VSS                           | JTMS                          | JTRSTn    | P0.15  | VSSIO-PLL |
| 3 | P0.5  | P0.7  | BOOTEN | JTDI                          | NU                            | STDBYn    | RTCXTI | CK        |
| 4 | VSS18 | VSS   | P0.8   | JTDO                          | AVDD                          | V18BKP    | RSTINn | RTCXTO    |
| 5 | P0.2  | P0.4  | V18    | P0.6                          | P1.9                          | P1.0      | V18    | VSSBKP    |
| 6 | V33   | P0.1  | P0.3   | P1.13                         | P1.11/<br>CANRX <sup>1)</sup> | VSSIO-PLL | AVSS   | VSS18     |
| 7 | VSS   | P0.0  | P1.10  | P1.12/<br>CANTX <sup>1)</sup> | P1.7                          | P1.6      | P1.5   | P1.1      |
| 8 | P1.15 | P1.14 | VSS    | P1.8                          | V33IO-PLL                     | P1.4      | P1.3   | P1.2      |

 $<sup>^{1)}\</sup>mbox{CANTX}$  and CANRX in STR712F only, in STR715F they are general purpose I/Os.

#### Legend / Abbreviations for Table 3:

Type: I = input, O = output, S = supply, HiZ = high impedance,

In/Output level:  $C = CMOS \ 0.3V_{DD}/0.7V_{DD}$  $C_{T} = CMOS \ 0.8V \ / \ 2V$  with input trigger

 $C_T$ = CMOS 0.8V / 2V with input trigger  $T_T$ = TTL 0.3V<sub>DD</sub>/0.7V<sub>DD</sub> with input trigger

C/T = Programmable levels: CMOS 0.3V<sub>DD</sub>/0.7V<sub>DD</sub> or TTL 0.8V / 2V

Port and control configuration:

Input: pu/pd= software enabled internal pull-up or pull down

pu= in reset state, the internal  $100k\Omega$  weak pull-up is enabled. pd = in reset state, the internal  $100k\Omega$  weak pull-down is enabled.

Output: OD = open drain (logic level)

PP = push-pull

T = true OD, (P-Buffer and protection diode to  $V_{DD}$  not implemented), 5V tolerant.

## Table 6. STR711/STR712/STR715 Pin Description

| Pir    | n°    |                                   |      | ate <sup>1)</sup>               | Inp            | ut        | 0          | utpu | it | by              |                                      |                                                         |                                                                                                                          |  |  |
|--------|-------|-----------------------------------|------|---------------------------------|----------------|-----------|------------|------|----|-----------------|--------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--|--|
| TQFP64 | BGA64 | Pin Name                          | Туре | Input Reset State <sup>1)</sup> | Input Level    | interrupt | Capability | QO   | PP | Active in Stdby | Main<br>function<br>(after<br>reset) | Alternate function                                      |                                                                                                                          |  |  |
|        |       |                                   |      |                                 |                |           |            |      |    |                 |                                      | UART1: Receive<br>Data input                            | UART1: Transmit data output.                                                                                             |  |  |
| 1      | A1    | P0.10/U1.RX/<br>U1.TX/<br>SC.DATA | I/O  | pd                              | C <sub>T</sub> | X         | 4mA        | Т    |    |                 | Port<br>0.10                         | DataIn/DataOut or plex) if programme                    | y be used for Smartcard single wire UART (half dued as Alternate Function II be tri-stated except when in is in progress |  |  |
| 2      | B1    | P0.11/<br>BOOT.1/<br>U1.TX        | I/O  | pd                              | C <sub>T</sub> |           | 4mA        | X    | X  |                 | Port<br>0.11                         | Select Boot Configuration input                         | UART1: Transmit data output.                                                                                             |  |  |
| 3      | C1    | P0.12/SC.CLK                      | I/O  | pd                              | C <sub>T</sub> |           | 4mA        |      |    |                 | Port<br>0.12                         | Smartcard referen                                       | ce clock output                                                                                                          |  |  |
| 4      | B2    | V <sub>SS</sub>                   | S    |                                 |                |           |            |      |    |                 | Ground v                             | oltage for digital I/C                                  | Os                                                                                                                       |  |  |
| 5      | C2    | P0.13/U2.RX/<br>T2.OCMPA          | I/O  | pu                              | C <sub>T</sub> | Х         | 4mA        | Х    | Х  |                 | Port<br>0.13                         | UART2: Receive<br>Data input                            | Timer2: Output Compare<br>A output                                                                                       |  |  |
| 6      | D1    | P0.14/U2.TX/<br>T2.ICAPA          | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | Х    | Х  |                 | Port<br>0.14                         | UART2: Transmit data output                             | Timer2: Input Capture A input                                                                                            |  |  |
| 7      | СЗ    | BOOTEN                            | I    |                                 | $C_{T}$        |           |            |      |    |                 | Boot con                             | trol input. Enables s                                   | ampling of BOOT[1:0] pins                                                                                                |  |  |
| 8      | D2    | V <sub>SS</sub>                   | S    |                                 |                |           |            |      |    |                 | Ground v                             | oltage for digital I/C                                  | Os                                                                                                                       |  |  |
| 9      | E1    | V <sub>33</sub>                   | S    |                                 |                |           |            |      |    |                 | Supply v                             | oltage for digital I/O                                  | S                                                                                                                        |  |  |
| 10     | D3    | JTDI                              | I    |                                 | T <sub>T</sub> |           |            |      |    |                 | JTAG Da                              | ata input. External p                                   | ull-up required.                                                                                                         |  |  |
| 11     | E2    | JTMS                              | I    |                                 | T <sub>T</sub> |           |            |      |    |                 | JTAG Mo                              | ode Selection Input.                                    | External pull-up required.                                                                                               |  |  |
| 12     | F1    | JTCK                              | I    |                                 | С              |           |            |      |    |                 | JTAG Claudined.                      | G Clock Input. External pull-up or pull-down re-<br>ed. |                                                                                                                          |  |  |
| 13     | D4    | JTDO                              | 0    |                                 |                |           | 8mA        |      | Χ  |                 | JTAG Da                              | ata output. <b>Note:</b> Re                             | eset state = HiZ.                                                                                                        |  |  |
| 14     | F2    | JTRST                             | ı    |                                 | T <sub>T</sub> |           |            |      |    |                 | JTAG Re                              | eset Input. External                                    | pull-up required.                                                                                                        |  |  |
| 15     | E3    | NU                                |      |                                 |                |           |            |      |    |                 | Reserve                              | d, must be forced to                                    | ground.                                                                                                                  |  |  |



Table 6. STR711/STR712/STR715 Pin Description

| Pin    | n°    |                                         |      | ate <sup>1)</sup>               | Inp            | ut        | 0          | utpu | t  | by              |                                                                                                                                                                                                  |                                                                                        |                                                                                                                    |
|--------|-------|-----------------------------------------|------|---------------------------------|----------------|-----------|------------|------|----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| TQFP64 | BGA64 | Pin Name                                | Type | Input Reset State <sup>1)</sup> | Input Level    | interrupt | Capability | ОО   | ЬР | Active in Stdby | Main<br>function<br>(after<br>reset)                                                                                                                                                             | Alterr                                                                                 | nate function                                                                                                      |
| 16     | G1    | TEST                                    |      |                                 |                |           |            |      |    |                 |                                                                                                                                                                                                  | d, must be forced to                                                                   | -                                                                                                                  |
| 17     | H1    | V <sub>33IO-PLL</sub>                   | S    |                                 |                |           |            |      |    |                 | Supply vo                                                                                                                                                                                        | oltage for digital I/O                                                                 | circuitry and for PLL refer-                                                                                       |
| 18     | H2    | V <sub>SSIO-PLL</sub>                   | S    |                                 |                |           |            |      |    |                 | Ground verence                                                                                                                                                                                   | oltage for digital I/C                                                                 | circuitry and for PLL ref-                                                                                         |
| 19     | НЗ    | CK                                      | I    |                                 | С              |           |            |      |    |                 | Reference                                                                                                                                                                                        | e clock input                                                                          |                                                                                                                    |
| 20     | G2    | P0.15/WAKE-<br>UP                       | I    | pu                              | T <sub>T</sub> | Х         | 4mA        |      |    | х               | Port<br>0.15                                                                                                                                                                                     | Wakeup from Star                                                                       | ndby mode input.                                                                                                   |
| 21     | G3    | RTCXTI                                  |      |                                 |                |           |            |      |    |                 | Realtime<br>plifier circ                                                                                                                                                                         |                                                                                        | out of 32 kHz oscillator am-                                                                                       |
| 22     | H4    | RTCXTO                                  |      |                                 |                |           |            |      |    |                 | Output of                                                                                                                                                                                        | f 32 kHz oscillator a                                                                  | mplifier circuit                                                                                                   |
| 23     | F3    | STDBY                                   | I/O  |                                 | C <sub>T</sub> |           | 4mA        | x    |    | x               | Input: Hardware Standby mode entry input active low. <b>Caution:</b> External pull-up to V <sub>33</sub> required to select nor mal mode.  Output: Standby mode active low output following Soft |                                                                                        |                                                                                                                    |
| 24     | G4    | RSTIN                                   | I    |                                 | Ст             |           |            |      |    | Х               | Reset inp                                                                                                                                                                                        | out                                                                                    |                                                                                                                    |
| 25     | H5    | V <sub>SSBKP</sub>                      |      |                                 | S              |           |            |      |    | Х               | Stabilisat                                                                                                                                                                                       | ion for low power v                                                                    | oltage regulator.                                                                                                  |
| 26     | F4    | V <sub>18BKP</sub>                      |      |                                 | S              |           |            |      |    | x               | Stabilisat<br>external o<br>V <sub>SS18BKF</sub><br><b>Note:</b> If t                                                                                                                            | cion for low power vocapacitors of at leas<br>b. See Figure 5.<br>he low power voltage | oltage regulator. Requires t 1µF between V <sub>18BKP</sub> and ge regulator is bypassed, an external 1.8V supply. |
| 27     | G5    | V <sub>18</sub>                         | S    |                                 |                |           |            |      |    |                 | nal capad                                                                                                                                                                                        |                                                                                        | regulator. Requires exter-<br>F + 33nF between V <sub>18</sub> and                                                 |
| 28     | H6    | V <sub>SS18</sub>                       | S    |                                 |                |           |            |      |    |                 | Stabilisat                                                                                                                                                                                       | ion for main voltage                                                                   | e regulator.                                                                                                       |
| 29     | E4    | $V_{DDA}$                               | S    |                                 |                |           |            |      |    |                 |                                                                                                                                                                                                  | oltage for A/D Conv                                                                    |                                                                                                                    |
| 30     | G6    | V <sub>SSA</sub>                        | S    |                                 |                |           |            |      |    |                 | Ground v                                                                                                                                                                                         | oltage for A/D Con                                                                     | verter                                                                                                             |
| 31     | F5    | P1.0/T3.OC-<br>MPB/AIN.0                | 1/0  | pu                              | Ст             |           | 4mA        | X    | X  |                 | Port 1.0                                                                                                                                                                                         | Timer 3: Output<br>Compare B                                                           | ADC: Analog input 0                                                                                                |
| 32     | H7    | P1.1/T3.ICA-<br>PA/T3.EXT-<br>CLK/AIN.1 | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | Х    | Х  |                 | Port 1.1                                                                                                                                                                                         | Timer 3: Input<br>Capture A or Ex-<br>ternal Clock input                               | ADC: Analog input 1                                                                                                |
| 33     | Н8    | P1.2/T3.OCM-<br>PA/AIN.2                | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | Х    | Х  |                 | Port 1.2                                                                                                                                                                                         | Timer 3: Output<br>Compare A                                                           | ADC: Analog input 2                                                                                                |
| 34     | G8    | P1.3/<br>T3.ICAPB/<br>AIN.3             | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | Х    | Х  |                 | Port 1.3                                                                                                                                                                                         | Timer 3: Input<br>Capture B                                                            | ADC: Analog input 3                                                                                                |

# Table 6. STR711/STR712/STR715 Pin Description

| Pir    | n°    |                                   |      | ate <sup>1)</sup>               | Inp            | ut        | 0          | utpu | t  | by                                       |                                          |                                          |                                                                                            |
|--------|-------|-----------------------------------|------|---------------------------------|----------------|-----------|------------|------|----|------------------------------------------|------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------|
| TQFP64 | BGA64 | Pin Name                          | Type | Input Reset State <sup>1)</sup> | Input Level    | interrupt | Capability | ОО   | ЬР | Active in Stdby                          | Main<br>function<br>(after<br>reset)     | Altern                                   | nate function                                                                              |
| 35     | F8    | P1.4/T1.ICA-<br>PA/T1.EXT-<br>CLK | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | х    | Х  |                                          | Port 1.4                                 | Timer 1: Input<br>Capture A              | Timer 1: External Clock input                                                              |
| 36     | G7    | P1.5/<br>T1.ICAPB                 | I/O  | pu                              | СТ             |           | 4mA        | Χ    | Х  |                                          | Port 1.5                                 | Timer 1: Input<br>Capture B              |                                                                                            |
| 37     | F7    | P1.6/T1.OC-<br>MPB                | I/O  | pu                              | СТ             |           | 4mA        | X    | Χ  |                                          | Port 1.6                                 | Timer 1: Output<br>Compare B             |                                                                                            |
| 38     | E8    | V <sub>33IO-PLL</sub>             | S    |                                 |                |           |            |      |    |                                          | Supply vence                             | oltage for digital I/O                   | circuitry and for PLL refer-                                                               |
| 39     | F6    | V <sub>SSIO-PLL</sub>             | S    |                                 |                |           |            |      |    |                                          | Ground v                                 | oltage for digital I/C                   | O circuitry and for PLL ref-                                                               |
| 40     | E7    | P1.7/T1.OCM-<br>PA                | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | X    | X  |                                          | Port 1.7                                 | Timer 1: Output<br>Compare A             |                                                                                            |
| 41     | D8    | P1.8                              | I/O  | pd                              | Ст             |           | 4mA        | Χ    | Χ  |                                          | Port 1.8                                 | -                                        |                                                                                            |
| 42     | E6    | P1.11/CANRX                       | I/O  | pu                              | C <sub>T</sub> | Х         | 4mA        | Х    | Х  |                                          | Port<br>1.11                             | CAN: receive data<br>Note: On STR710     | input<br>and STR712 only                                                                   |
| 43     | D7    | P1.12/CANTX                       | I/O  | pu                              | СТ             | Х         | 4mA        | Х    | Х  |                                          | Port<br>1.12                             | CAN: Transmit da Note: On STR710         | ta output<br>and STR712 only                                                               |
| 42     | E6    | USBDP                             | I/O  |                                 | C <sub>T</sub> |           |            |      |    |                                          | Note: Or                                 | n STR710 and STR<br>requires an externa  | 1 +). Reset state = HiZ<br>711 only<br>I pull-up to V <sub>33</sub> to maintain            |
| 43     | D7    | USBDN                             | I/O  |                                 | СТ             |           |            |      |    |                                          |                                          | rectional data (data<br>n STR710 and STR | -). Reset state = HiZ<br>711 only.                                                         |
| 44     | C8    | V <sub>SS</sub>                   | S    |                                 |                |           |            |      |    |                                          | Ground v                                 | oltage for digital I/C                   | O circuitry                                                                                |
| 45     | E5    | P1.9                              | I/O  | pd                              | $C_{T}$        |           | 4mA        | Χ    | Χ  |                                          | Port 1.9                                 |                                          |                                                                                            |
| 46     | C7    | P1.10/USB-<br>CLK                 | I/O  | pu                              | C/T            |           | 4mA        | Χ    | Χ  |                                          | Port<br>1.10                             | USB: 48 MHZ clock input                  |                                                                                            |
| 47     | D6    | P1.13/HCLK/<br>I0.SCL             | I/O  | pu                              | C <sub>T</sub> | Х         | 4mA        | Х    | Х  |                                          | Port<br>1.13                             | HDLC: reference clock input              | I2C clock                                                                                  |
| 48     | B8    | P1.14/HRXD/<br>I0.SDA             | I/O  | pu                              | C <sub>T</sub> | Х         | 4mA        | Χ    | Х  |                                          | Port<br>1.14                             | HDLC: Receive data input                 | I2C serial data                                                                            |
| 49     | A8    | P1.15/HTXD                        | I/O  | pu                              | СТ             | Х         | 4mA        | X    | Х  |                                          | Port<br>1.15                             | HDLC: Transmit d                         | lata output                                                                                |
| 50     | A7    | $V_{SS}$                          | S    |                                 |                |           |            |      |    |                                          | Ground voltage for digital I/O circuitry |                                          | O circuitry                                                                                |
| 51     | A6    | V <sub>33</sub>                   | S    |                                 |                |           |            |      |    | Supply voltage for digital I/O circuitry |                                          | circuitry                                |                                                                                            |
| 52     | В7    | P0.0/S0.MISO/<br>U3.TX            | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | х    | x  |                                          | Port 0.0                                 | UART by default.                         | UART3 Transmit data output ng AF function selects BSPI must be enabled by BOOTCR register. |



Table 6. STR711/STR712/STR715 Pin Description

| Pir    | n°    |                          |      | ıte <sup>1)</sup>               | Inp            | ut        | 0          | utpu | ıt | by              |                                      |                                                                                                                                                                           |                                                                      |  |
|--------|-------|--------------------------|------|---------------------------------|----------------|-----------|------------|------|----|-----------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--|
| TQFP64 | BGA64 | Pin Name                 | Type | Input Reset State <sup>1)</sup> | Input Level    | interrupt | Capability | ОО   | М  | Active in Stdby | Main<br>function<br>(after<br>reset) | Alternate function                                                                                                                                                        |                                                                      |  |
|        |       | P0.1/S0.MOSI/            |      |                                 |                |           |            |      |    |                 |                                      | BSPI0: Master out/Slave in data                                                                                                                                           | UART3: Receive Data input                                            |  |
| 53     | B6    | U3.RX                    | I/O  | pu                              | C <sub>T</sub> | Х         | 4mA        | Х    | Х  |                 | Port 0.1                             |                                                                                                                                                                           | ng AF function selects BSPI must be enabled by BOOTCR register.      |  |
|        |       | P0.2/                    |      |                                 |                |           |            |      |    |                 |                                      | BSPI0: Serial<br>Clock                                                                                                                                                    | I2C1: Serial clock                                                   |  |
| 54     | A5    | S0.SCLK/<br>I1.SCL       | I/O  | pu                              | C <sub>T</sub> | Х         | 4mA        | Х    | Х  |                 | Port 0.2                             |                                                                                                                                                                           | ng AF function selects I2C ust be enabled by SPI_EN R register.      |  |
| 55     | C6    | P0.3/S0. <del>SS</del> / | I/O  | pu                              | Ст             |           | 4mA        | Х    | Х  |                 | Port 0.3                             | SPI0: Slave Select input active low.                                                                                                                                      | I2C1: Serial Data                                                    |  |
| 33     | 00    | I1.SDA                   | 1/0  | pu                              | ΟŢ             |           | TIIIA      | ^    | ^  |                 | 1 011 0.0                            |                                                                                                                                                                           | ng AF function selects I2C ust be enabled by SPI_EN R register.      |  |
| 56     | B5    | P0.4/S1.MISO             | I/O  | pu                              | $C_{T}$        |           | 4mA        | Χ    | Х  |                 | Port 0.4                             | SPI1: Master in/SI                                                                                                                                                        | ave out data                                                         |  |
| 57     | A4    | V <sub>SS18</sub>        | S    |                                 |                |           |            |      |    |                 | Stabilisa                            | tion for main voltage                                                                                                                                                     | e regulator.                                                         |  |
| 58     | C5    | V <sub>18</sub>          | S    |                                 |                |           |            |      |    |                 | nal capa                             |                                                                                                                                                                           | e regulator. Requires exter-<br>F + 33nF between V <sub>18</sub> and |  |
| 59     | B4    | V <sub>SS</sub>          | S    |                                 |                |           |            |      |    |                 | Ground v                             | oltage for digital I/C                                                                                                                                                    | )s                                                                   |  |
| 60     | А3    | P0.5/S1.MOSI             | I/O  | pu                              | $C_{T}$        |           | 4mA        | Χ    | Х  |                 | Port 0.5                             | SPI1: Master out/S                                                                                                                                                        | Slave In data                                                        |  |
| 61     | D5    | P0.6/S1.SCLK             | I/O  | pu                              | $C_{T}$        | Х         | 4mA        | Χ    | Х  |                 | Port 0.6                             | SPI1: Serial Clock                                                                                                                                                        |                                                                      |  |
| 62     | ВЗ    | P0.7/S1.SS               | I/O  | pu                              | C <sub>T</sub> |           | 4mA        | Χ    | Х  |                 | Port 0.7                             | SPI1: Slave Selec                                                                                                                                                         | t input active low                                                   |  |
|        |       |                          |      |                                 |                |           |            |      |    |                 | Port 0.8                             | UART0: Receive UART0: Transmit dat Data input output.                                                                                                                     |                                                                      |  |
| 63     | C4    | P0.8/U0.RX/<br>U0.TX     | I/O  | pd                              | C <sub>T</sub> | х         | 4mA        | Т    |    |                 | duplex) in                           | e: This pin may be used for single wire UART (ha<br>ex) if programmed as Alternate Function Output.<br>pin will be tri-stated except when UART transmis<br>is in progress |                                                                      |  |
| 64     | A2    | P0.9/U0.TX/<br>BOOT.0    | I/O  | pd                              | C <sub>T</sub> |           | 4mA        | Х    | Х  |                 | Port 0.9                             | Select Boot Configuration input                                                                                                                                           | UART0: Transmit data output                                          |  |

<sup>1.</sup> The Reset configuration of the I/O Ports is IPUPD (input pull-up/pull down). Refer to Table 7, "Port Bit Configuration Table," on page 26. The Port bit configuration at reset is PC0=1, PC1=1, PC2=0. The port data register bit (PD) value depends on the pu/pd column which specifies whether the pull-up or pull-down is enabled at reset

<sup>2.</sup> In reset state, these pins configured as Input PU/PD with weak pull-up enabled. They must be configured by software as Alternate Function (see Table 7, "Port Bit Configuration Table," on page 26) to be used by the External Memory Interface.

3. In reset state, these pins configured as Input PU/PD with weak pull-down enabled to output Address 0x0000 0000 using the External Memory Interface. To access memory banks greater than 1Mbyte, they need to be configured by software as Alternate Function (see Table 7, "Port Bit Configuration Table," on page 26).

#### 1.5 External Connections

Figure 5. Recommended External Connection of  $V_{18 \; and} \; V_{18 \; BKP}$  pins



## 1.6 I/O Port Configuration

## **Table 7. Port Bit Configuration Table**

| Port Configuration<br>Registers (bit) |         | Values |      |       |      |      |      |      |  |  |  |
|---------------------------------------|---------|--------|------|-------|------|------|------|------|--|--|--|
| PC0(n)                                | 0       | 1      | 0    | 1     | 0    | 1    | 0    | 1    |  |  |  |
| PC1(n)                                | 0       | 0      | 1    | 1     | 0    | 0    | 1    | 1    |  |  |  |
| PC2(n)                                | 0       | 0      | 0    | 0     | 1    | 1    | 1    | 1    |  |  |  |
| Configuration                         | HiZ/AIN | IN     | IN   | IPUPD | OUT  | OUT  | AF   | AF   |  |  |  |
| Output                                | TRI     | TRI    | TRI  | WP    | OD   | PP   | OD   | PP   |  |  |  |
| Input                                 | AIN     | TTL    | CMOS | CMOS  | N.A. | N.A. | CMOS | CMOS |  |  |  |

#### Notes:

AF: Alternate Function

AIN: Analog Input

IPUPD: Input Pull Up /Pull Down

CMOS: CMOS Input levels

OD: Open Drain

OUT: Output

PP: Push-Pull

TRI: Tristate

HiZ: High impedance TTL: TTL Input levels IN: Input WP: Weak Push-Pull

N.A. not applicable. In Output mode, a read access to the

port gets the output latch value).

## 1.7 Memory Mapping

## Figure 6. Memory Map



**Figure 7. Mapping of Flash Memory Versions** 

|                                           | Memory Space<br>- 16K RWW + |          |                                           | Memory Space<br>+ 16K RWW + |          |                                           | Memory Space<br>+ 16K RWW + |          |
|-------------------------------------------|-----------------------------|----------|-------------------------------------------|-----------------------------|----------|-------------------------------------------|-----------------------------|----------|
| 0x4010 DFBF<br>0x4010 0000                | FLASH Registers             | 20b      | 0x4010 DFBF<br>0x4010 0000                | FLASH Registers             | 20b      | 0x4010 DFBF<br>0x4010 0000                | FLASH Registers             | 20       |
|                                           | reserved                    | <br>     |                                           | reserved                    |          |                                           | reserved                    | <br>     |
| 0x400C 4000                               | B1F1                        | 8K       | 0x400C 4000                               | B1F1                        | 8K       | 0x400C 4000                               | B1F1                        | 8        |
| 0x400C 2000                               | B1F0                        | 8K       | 0x400C 2000                               | B1F0                        | 8K       | 0x400C 2000                               | B1F0                        | 81       |
| 0x400C 0000                               |                             |          | 0x400C 0000                               | 50                          | ]        | 0x400C 0000                               |                             | 0.       |
| 0x4004 0000                               | reserved                    | <u> </u> | 0x4004 0000                               | reserved                    | 1        | 0x4004 0000                               | reserved                    |          |
|                                           | reserved                    | 64K      |                                           | reserved                    | 64K      |                                           | B0F7                        | 64       |
| 0x4003 0000                               |                             |          | 0x4003 0000                               |                             |          | 0x4003 0000                               |                             |          |
|                                           |                             |          |                                           |                             |          |                                           |                             | _        |
|                                           | reserved                    | 64K      |                                           | reserved                    | 64K      |                                           | B0F6                        | 64       |
| 0x4002 0000                               |                             |          | 0x4002 0000 L                             |                             |          | 0x4002 0000                               |                             |          |
|                                           | reserved                    | 64K      |                                           | B0F5                        | 64K      |                                           | B0F5                        | 64       |
| 0x4001 0000                               | B0F4                        | 32K      | 0x4001 0000                               | B0F4                        | 32K      | 0x4001 0000                               | B0F4                        | 32       |
| 0x4000 8000<br>0x4000 6000                | B0F3<br>B0F2                | 8K<br>8K | 0x4000 8000<br>0x4000 6000                | B0F3<br>B0F2                | 8K<br>8K | 0x4000 8000<br>0x4000 6000                | B0F3<br>B0F2                | 8K<br>8K |
| 0x4000 4000<br>0x4000 2000<br>0x4000 0000 | B0F1<br>B0F0                | 8K<br>8K | 0x4000 4000<br>0x4000 2000<br>0x4000 0000 | B0F1<br>B0F0                | 8K<br>8K | 0x4000 4000<br>0x4000 2000<br>0x4000 0000 | B0F1<br>B0F0                | 8k<br>8k |
|                                           | STR715FR0xx                 | <b>(</b> | 9                                         | STR710FZ1xx                 |          | 5                                         | STR710F72xx                 |          |
|                                           | STR711FR0xx                 | (        | ;                                         | STR711FR1xx<br>STR712FR1xx  | (        |                                           | STR711FR2xx<br>STR712FR2xx  |          |

**Table 8. RAM Memory Mapping** 

| Part Number | RAM Size  | Start Address | End Address |
|-------------|-----------|---------------|-------------|
| STR715FR0xx |           |               |             |
| STR711FR0xx | 16 Kbytes | 0x2000 0000   | 0x2000 3FFF |
| STR712FR0xx |           |               |             |
| STR710FZ1xx |           |               |             |
| STR711FR1xx | 32 Kbytes | 0x2000 0000   | 0x2000 7FFF |
| STR712FR1xx |           |               |             |
| STR710F72xx |           |               |             |
| STR711FR2xx | 64 Kbytes | 0x2000 0000   | 0x2000 FFFF |
| STR712FR2xx |           |               |             |

**Figure 8. External Memory Map** 



## **2 ELECTRICAL CHARACTERISTICS**

## 2.1 Absolute Maximum Ratings

This product contains devices to protect the inputs against damage due to high static voltages. However, it is advisable to take normal precautions to avoid application of any voltage higher than the specified maximum rated voltages.

For proper operation, it is recommended that  $V_{IN}$  and  $V_{O}$  be higher than  $V_{SS}$  and lower than  $V_{33}$ . Reliability is enhanced if unused inputs are connected to an appropriate logic voltage level ( $V_{33}$  or  $V_{SS}$ ).

Table 9. Absolute Maximum Ratings.

| Symbol                | Parameter                                                                        | Va          | lue                   | Unit  |
|-----------------------|----------------------------------------------------------------------------------|-------------|-----------------------|-------|
| Syllibol              | Faiametei                                                                        | Min         | Max                   | Oilit |
| V <sub>33</sub>       | Voltage on V <sub>33</sub> with respect to ground (V <sub>SS</sub> )             | -0.3        | +4.0                  | V     |
| V <sub>33IO-PLL</sub> | Voltage on V <sub>33IO-PLL</sub> with respect to ground (V <sub>SS</sub> )       | -0.3        | +4.0                  | ٧     |
| V <sub>18</sub>       | Voltage on V <sub>18</sub> with respect to ground (V <sub>SS</sub> )             | -0.3        | +2.0                  | ٧     |
| V <sub>18BKP</sub>    | Voltage on V <sub>18BKP</sub> with respect to ground (V <sub>SS</sub> )          | -0.3        | +2.0                  | ٧     |
| AV <sub>DD</sub>      | Voltage on AV <sub>DD</sub> pin with respect to ground (V <sub>SS</sub> )        | -0.3        | +4.0                  | V     |
| AV <sub>SS</sub>      | Voltage on AV <sub>SS</sub> with respect to ground (V <sub>SS</sub> )            | -0.1        | V <sub>33</sub> + 0.1 | ٧     |
| V                     | Voltage on true open drain pin (P0.10) with respect to ground (V <sub>SS</sub> ) | -0.3        | +5.5                  | V     |
| V <sub>IN</sub>       | Voltage on any other pin with respect to ground (V <sub>SS</sub> )               | -0.3        | +4.0                  | v     |
| I <sub>OV</sub>       | Input current on any pin during overload condition                               | -10         | +10                   | mA    |
| $I_{TDV}$             | Absolute sum of all input currents during overload condition                     |             | 12001                 | mA    |
| T <sub>ST</sub>       | Storage Temperature                                                              | <b>-</b> 55 | +150                  | °C    |
| ESD                   | ESD Susceptibility (Human Body Model)                                            | 20          | 000                   | V     |

Note

Stresses exceeding above listed recommended "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{IN}$ > $V_{33}$  or  $V_{IN}$ < $V_{SS}$ ) the voltage on pins with respect to ground ( $V_{SS}$ ) must not exceed the recommended values.

## 2.2 Operating Conditions

| Symbol                | Parameter                                                        | Va              | lue             | Unit |
|-----------------------|------------------------------------------------------------------|-----------------|-----------------|------|
| Syllibol              | Farameter                                                        | Min             | Max             | Oill |
| V <sub>33</sub>       | Digital Supply Voltage for I/O circuitry                         | 3.0             | 3.6             | V    |
| V <sub>33IO-PLL</sub> | Digital Supply Voltage for I/O circuitry and for PLL reference   | 3.0             | 3.6             | V    |
| V <sub>18BKP</sub>    | External Supply Voltage for Backup block (Voltage Regulator off) | 1.4             | 1.8             | V    |
| $AV_{DD}$             | Analog Supply Voltage for the A/D converter                      | V <sub>33</sub> | V <sub>33</sub> | V    |
| T <sub>A</sub>        | Ambient temperature under bias                                   | -40             | +85             | °C   |
| T <sub>J</sub>        | Junction temperature under bias                                  | -40             | +105            | °C   |

Note RAM data retention is guaranteed with  $V_{33}$  not below 2.7 Volt, with the device in low power mode (Stop or Wait for Interrupt).

## 2.3 LVD Electrical Characteristics

 $V_{33}$  = 3.3  $\pm$  10%,  $T_A$  = -40 / 85  $^{\circ}C$  unless otherwise specified.

**Table 10. LVD Electrical Characteristics** 

| Symbol          | Parameter     | Test Conditions  |     | Unit |      |       |
|-----------------|---------------|------------------|-----|------|------|-------|
| Symbol          | Farameter     | rest Conditions  | Min | Тур  | Max  | Oille |
| V <sub>IT</sub> | LVD Threshold | Main and LP LVDs |     | 1.3  | 1.45 | V     |

## 2.4 DC Electrical Characteristics

 $V_{33}$  = 3.3V  $\pm$  10%,  $T_A$  = -40 / 85  $^{\circ} C$  unless otherwise specified.

## **Table 11. DC Electrical Characteristics**

| Cumhal                                                                                        | Parameter                                  | Comment                          |                       | Value |                    | Unit |
|-----------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------------|-----------------------|-------|--------------------|------|
| Symbol                                                                                        | Parameter                                  | Comment                          | Min                   | Тур   | Max                | Unit |
| W                                                                                             | Input High Level CMOS                      | With or w/o hysteresis           | 0.7V <sub>33</sub>    |       |                    | V    |
| VIΗ                                                                                           | Input High Level                           | P0.15 (WAKEUP) only              | 1.8                   |       |                    | V    |
| W                                                                                             | Input Low Level CMOS                       | With or w/o hysteresis           |                       |       | 0.3V <sub>33</sub> | V    |
| V IL                                                                                          | Input Low Level                            | P0.15 (WAKEUP) only              |                       |       | 0.7                | V    |
| V                                                                                             | Input Hysteresis CMOS<br>Schmitt Trigger   |                                  | 0.4                   | 0.8   | 1.2                | V    |
| VHYS                                                                                          | Input Hysteresis<br>Schmitt Trigger        | P0.15 (WAKEUP) only              | 0.3                   | 0.5   |                    | ٧    |
| V                                                                                             | Output High Level<br>High Current Pins     | Push Pull, I <sub>OH</sub> = 8mA | V <sub>33</sub> – 0.8 |       |                    | V    |
| VOH                                                                                           | Output High Level<br>Standard Current Pins | Push Pull, I <sub>OH</sub> = 4mA | V <sub>33</sub> – 0.8 |       |                    | V    |
| V                                                                                             | Output Low Level<br>High Current Pins      | Push Pull, I <sub>OL</sub> = 8mA |                       |       | 0.4                | V    |
| V <sub>IH</sub> In In In In Si V <sub>HYS</sub> In Si V <sub>OH</sub> O Si R <sub>WPU</sub> W | Output Low Level<br>Standard Current Pins  | Push Pull, I <sub>OL</sub> = 4mA |                       |       | 0.4                | V    |
| R <sub>WPU</sub>                                                                              | Weak Pull-Up Resistor                      | Measured at 0.5V <sub>33</sub>   |                       | 100   |                    | kΩ   |
| R <sub>WPD</sub>                                                                              | Weak Pull-Down Resistor                    | Measured at 0.5V <sub>33</sub>   |                       | 100   |                    | kΩ   |

#### 2.5 AC Electrical Characteristics

 $V_{33} = 3.3V \pm 10\%$ ,  $T_A = 27$  °C unless otherwise specified.

**Table 12. Power Consumption** 

| Cumbal             | Parameter            | Conditions                         |     |                 | Unit |       |
|--------------------|----------------------|------------------------------------|-----|-----------------|------|-------|
| Symbol             | Parameter            | Conditions                         | Min | Тур             | Max  | Oilit |
| I <sub>DDRUN</sub> | RUN Mode current     | MCLK=50 MHz                        |     | See<br>Table 13 | 100  | mA    |
| I <sub>DDWFI</sub> | WFI Mode current     | 1 MHz System Clock                 |     | 3               | 6    | mA    |
| I <sub>DDLP</sub>  | LPWFI Mode current   | 32 kHz System Clock                |     | 200             |      | μΑ    |
| I <sub>DDSTP</sub> | STOP Mode current    | Main VReg off, Flash in Power-Down |     | 100             |      | μΑ    |
| I <sub>DDSB1</sub> | STANDBY Mode current | LP VReg and 32kHz Osc on           |     | 15              | 30   | μΑ    |
| I <sub>DDSB0</sub> | STANDBY Mode current | LP VReg, LVD, 32kHz Osc bypassed   |     | 3               | 10   | μΑ    |

Note  $I_{DDRUN}$  is the power consumption in applications exploiting the full performances of the core (running at the maximum frequency).

Note I<sub>DDWFI</sub> is the power consumption with PLLs off, VReg and Flash on. This guarantees the minimum interrupt response time.

Note I<sub>DDLP</sub> is the power consumption with PLLs, Main VReg and Flash off.

Table 13. I<sub>DDRUN</sub> Typical Data measurements, T<sub>A</sub>=25°C

| Frequency                 | All Peripheral clocks enabled <sup>1)</sup> (Reset Configuration) |                 | All Peripheral clocks disabled <sup>1)</sup> |                 | Unit |
|---------------------------|-------------------------------------------------------------------|-----------------|----------------------------------------------|-----------------|------|
|                           | RAM Execution                                                     | Flash Execution | RAM Execution                                | Flash Execution | 1    |
| MCLK=1 MHz<br>PCLK=1 MHz  | 15                                                                | 15              | 11                                           | 11              |      |
| MCLK=8 MHz<br>PCLK=8 MHz  | 19                                                                | 20              | 15                                           | 17              |      |
| MCLK=16 MHz<br>PCLK=8 MHz | 23                                                                | 27              | 19                                           | 23              | mA   |
| MCLK=48 MHz<br>PCLK=6 MHz | 43                                                                | 53              | 40                                           | 50              |      |
| MCLK=64 MHz<br>PCLK=8 MHz | 53                                                                | N/A             | 48                                           | N/A             |      |

<sup>&</sup>lt;sup>1)</sup>Refer to APBn\_CKDIS register description.



 $V_{33}$  = 3.3V  $\pm$  10%,  $T_A$  = -40 / 85  $^{\circ}C$  unless otherwise specified.

**Table 14. AC Electrical Characteristics** 

| Symbol            | Parameter                | Conditions                            |     | Unit |     |       |
|-------------------|--------------------------|---------------------------------------|-----|------|-----|-------|
|                   | Parameter                | Conditions                            | Min | Тур  | Max | Ollit |
| f <sub>MCLK</sub> |                          | Executing from RAM or external memory |     |      | 66  |       |
|                   | CPU Frequency            | Executing from Flash                  |     |      | 50  |       |
|                   |                          | Executing from Flash with RWW         |     |      | 45  | MHz   |
|                   |                          | Burst Mode disabled (FLASHLP bit =1)  |     |      | 33  |       |
| f <sub>PCLK</sub> | Peripheral Clock for APB |                                       |     |      | 33  |       |
| f <sub>CK</sub>   | Clock input pin          |                                       |     |      | 16  |       |

# 2.6 nRSTIN Input Filter Characteristics

 $V_{33}$  = 3.3V  $\pm$  10%,  $T_A$  = -40 / 85  $^{\circ}C$  unless otherwise specified.

**Table 15. nRSTIN input Filter Characteristics** 

| Symbol           | Parameter                       | Conditions | Value |     |     | Unit |
|------------------|---------------------------------|------------|-------|-----|-----|------|
|                  | i didilietei                    | Conditions | Min   | Тур | Max | Jill |
| t <sub>FR</sub>  | nRSTIN Input Filtered Pulse     |            |       |     | 500 | ns   |
| t <sub>NFR</sub> | nRSTIN Input Not Filtered Pulse |            | 1.2   |     |     | μs   |

## 2.7 Oscillator Electrical Characteristics

 $V_{33}$  = 3.3  $\pm$  10%,  $T_A$  = -40 / 85  $^{\circ}C$  unless otherwise specified.

Figure 9. Crystal Oscillator and Resonator



**Table 16. Oscillator Electrical Characteristics** 

| Symbol            | Parameter                   | Test Conditions        | Value |     | Unit |               |
|-------------------|-----------------------------|------------------------|-------|-----|------|---------------|
|                   | Faranielei                  | rest Conditions        | Min   | Тур | Max  | Oiiit         |
| 9 <sub>m</sub>    | Oscillator Transconductance |                        |       | 8   |      | μ <b>A</b> /V |
| t <sub>STUP</sub> | Oscillator Start-up Time    | Stable V <sub>33</sub> |       |     | 2.5  | s             |

## 2.8 PLL Electrical Characteristics

 $V_{33}$  = 3.3  $\pm$  10%,  $V_{33IOPLL}$  = 3.3  $\pm$  10%,  $T_A$  = -40 / 85  $^{\circ}C$  unless otherwise specified.

**Table 17. PLL1 Electrical Characteristics** 

| Symbol               | Parameter                         | Test Conditions                        |     | Value |      |      |
|----------------------|-----------------------------------|----------------------------------------|-----|-------|------|------|
|                      | i diametei                        | rest conditions                        | Min | Тур   | Max  | Unit |
| f <sub>PLLCLK1</sub> | PLL output clock                  | f <sub>PLL1</sub> x 24                 |     |       | 165  | MHz  |
|                      |                                   | FREF_RANGE = 0                         | 1.5 |       | 3.0  | MHz  |
|                      | f <sub>PLL1</sub> PLL input clock | FREF_RANGE = 1<br>MX[1:0]='00' or '01' | 3.0 |       | 8.25 | MHz  |
| PLL1                 |                                   | FREF_RANGE = 1<br>MX[1:0]='10' or '11' | 3.0 |       | 6    | MHz  |
|                      | PLL input clock duty cycle        |                                        | 25  |       | 75   | %    |

| Symbol                | Parameter                     | Test Conditions                                                                                 | Value |     | Unit |                        |
|-----------------------|-------------------------------|-------------------------------------------------------------------------------------------------|-------|-----|------|------------------------|
|                       | raiailletei                   | rest Conditions                                                                                 | Min   | Тур | Max  | Ollic                  |
|                       |                               | FREF_RANGE = 0                                                                                  |       | 1   |      | MU                     |
|                       |                               | MX[1:0]='01' or '11'                                                                            |       |     |      | MHz MHz MHz MHz MHz μs |
|                       |                               | FREF_RANGE = 0                                                                                  |       | 2   |      | MUz                    |
| f                     | PLL free running frequency    | MX[1:0]='00' or '10'                                                                            |       |     |      | IVIITZ                 |
| <sup>†</sup> FREE1    | FLL free fullilling frequency | FREF_RANGE = 1                                                                                  |       | 2   | MUz  |                        |
|                       |                               | MX[1:0]='01' or '11'                                                                            |       |     | -    | IVII IZ                |
|                       |                               | FREF_RANGE = 1                                                                                  |       | 4   |      | MHz                    |
|                       |                               | MX[1:0]='00' or '10'                                                                            |       | 4   |      | IVII IZ                |
|                       |                               | FREF_RANGE = 0                                                                                  |       |     |      | MHz MHz MHz MHz μs     |
|                       |                               | Stable Input Clock                                                                              |       |     | 300  |                        |
| t                     | PLL lock time                 | Stable V <sub>33IOPLL</sub> , V <sub>18</sub>                                                   |       |     |      |                        |
| t <sub>LOCK1</sub>    | T LE TOCK UITIE               | FREF_RANGE = 1                                                                                  |       |     |      |                        |
|                       |                               | Stable Input Clock                                                                              |       |     | 600  | μs                     |
|                       |                               | Stable V <sub>33IOPLL</sub> , V <sub>18</sub>                                                   |       |     |      |                        |
| Δt <sub>JITTER1</sub> | PLL jitter (peak to peak)     | t <sub>PLL</sub> = 4 MHz, MX[1:0]='11'<br>Global Output division = 32<br>(Output Clock = 2 MHz) |       | 0.7 | 2    | ns                     |

# **Table 18. PLL2 Electrical Characteristics**

| Symbol                | Parameter Test Condition  | Tost Conditions                                                                                 | Value |     |     | Unit  |
|-----------------------|---------------------------|-------------------------------------------------------------------------------------------------|-------|-----|-----|-------|
|                       |                           | rest Conditions                                                                                 | Min   | Тур | Max | Oilit |
| f <sub>PLLCLK2</sub>  | PLL output clock          | f <sub>PLL</sub> x 28                                                                           |       |     | 140 | MHz   |
| f <sub>PLL2</sub>     | DLL input aloak           | FREF_RANGE = 0                                                                                  | 1.5   |     | 3.0 | MHz   |
|                       | PLL input clock           | FREF_RANGE = 1                                                                                  | 3.0   |     | 5   | MHz   |
|                       |                           | FREF_RANGE = 0                                                                                  |       |     |     |       |
|                       |                           | Stable Input Clock                                                                              |       |     | 300 | μs    |
| +                     | PLL lock time             | Stable V <sub>33IOPLL</sub> , V <sub>18</sub>                                                   |       |     |     |       |
| t <sub>LOCK2</sub>    | FLL IOCK UITIE            | FREF_RANGE = 1                                                                                  |       |     |     |       |
|                       |                           | Stable Input Clock                                                                              |       |     | 600 | μs    |
|                       |                           | Stable V <sub>33IOPLL</sub> , V <sub>18</sub>                                                   |       |     |     |       |
| Δt <sub>JITTER2</sub> | PLL jitter (peak to peak) | t <sub>PLL</sub> = 4 MHz, MX[1:0]='11'<br>Global Output division = 32<br>(Output Clock = 2 MHz) |       | 0.7 | 2   | ns    |

### 2.9 Flash Electrical characteristics

 $V_{33}$  = 3.3  $\pm$  10%,  $T_A$  = -40 / 85  $^{\circ}C$  unless otherwise specified.

Table 19. Flash Program/Erase Characteristics 1

| Cumbal           | Parameter                                        | Test Conditions                    |            | Value                |                        | Unit  |
|------------------|--------------------------------------------------|------------------------------------|------------|----------------------|------------------------|-------|
| Symbol           | Parameter                                        | rest Conditions                    | Тур        | Max(C <sub>0</sub> ) | Max(C <sub>max</sub> ) | Offic |
| t <sub>PW</sub>  | Word Program                                     |                                    | 40         |                      |                        | μs    |
| t <sub>PDW</sub> | Double Word Program                              |                                    | 60         |                      |                        | μs    |
| t <sub>PB0</sub> | Bank 0 Program (256K) Double Word Program (256K) |                                    | 1.6        | 2.1                  | 4.3                    | s     |
| t <sub>PB1</sub> | Bank 1 Program (16K) Double Word Program         |                                    | 130        | 170                  | 300                    | ms    |
| t <sub>ES</sub>  | Sector Erase (64K)                               | Not preprogrammed<br>Preprogrammed | 2.3<br>1.9 | 4.0<br>3.3           | 4.9<br>4.1             | s     |
| t <sub>ES</sub>  | Sector Erase (8K)                                | Not preprogrammed<br>Preprogrammed | 0.7<br>0.6 | 1.1<br>1.0           | 1.36<br>1.26           | S     |
| t <sub>ES</sub>  | Bank 0 Erase (256K)                              | Not preprogrammed<br>Preprogrammed | 8.0<br>6.6 | 13.7<br>11.2         | 17.2<br>14.0           | S     |
| t <sub>ES</sub>  | Bank 1 Erase (16K)                               | Not preprogrammed<br>Preprogrammed | 0.9<br>0.8 | 1.5<br>1.3           | 1.87<br>1.66           | s     |
| t <sub>RPD</sub> | Recovery from Power-Down                         |                                    |            |                      | 20                     | μs    |
| t <sub>PSL</sub> | Program Suspend Latency                          |                                    |            |                      | 10                     | μs    |
| t <sub>ESL</sub> | Erase Suspend Latency                            |                                    |            |                      | 300                    | μs    |

Note

 $C_0$ : T<sub>A</sub> = 85 °C after 0 cycles

*C<sub>max</sub>*: T<sub>A</sub> = 85 °C after max number of cycles

Table 20. Flash Program/Erase Characteristics 2

| Cumbal           | Parameter                 | Conditions                                             | Value |     |     | Unit                        |
|------------------|---------------------------|--------------------------------------------------------|-------|-----|-----|-----------------------------|
| Symbol           | Parameter                 | Conditions                                             | Min   | Тур | Max | kcycles<br>kcycles<br>Years |
|                  | Endurance                 |                                                        | 10    |     |     | kcycles                     |
|                  | Endurance (Bank1 sectors) |                                                        | 100   |     |     | kcycles                     |
|                  | Data Retention            |                                                        | 20    |     |     | Years                       |
| t <sub>ESR</sub> | Erase Suspend Rate        | Min time from Erase<br>Resume to next Erase<br>Suspend | 20    |     |     | ms                          |

### 2.10 External Memory Bus Timing

 $V_{33}$  = 3.3  $\pm$  10%,  $T_A$  = -40 / 85  $^{\circ}C$  unless otherwise specified.

The tables below use a variable which is derived from the EMI\_BCONn registers (described in the STR71x Reference Manual) and represents the special characteristics of the programmed memory cycle.

| Symbol            | Parameter                     | Value                                |
|-------------------|-------------------------------|--------------------------------------|
| t <sub>MCLK</sub> | CPU clock period              | 1 / f <sub>MCLK</sub>                |
| t <sub>C</sub>    | Memory cycle time wait states | t <sub>MCLK</sub> x (1 + [C_LENGTH]) |

### **Table 21. EMI Read Operation**

| Symbol           | Parameter                    | Test Conditions |     | Value                 |     |      |
|------------------|------------------------------|-----------------|-----|-----------------------|-----|------|
| Syllibol         | Farameter                    | rest Conditions | Min | Тур                   | Max | Unit |
| t <sub>RCR</sub> | Read to CSn Removal Time     |                 |     | t <sub>MCLK</sub>     |     | ns   |
| t <sub>RP</sub>  | Read Pulse Time              |                 |     | t <sub>C</sub>        |     | ns   |
| t <sub>RDS</sub> | Read Data Setup Time         |                 |     | 3                     |     | ns   |
| t <sub>RDH</sub> | Read Data Hold Time          |                 |     | 3                     |     | ns   |
| t <sub>RAS</sub> | Read Address Setup Time      |                 |     | 1.3*t <sub>MCLK</sub> |     | ns   |
| t <sub>RAH</sub> | Read Address Hold Time       |                 |     | 3                     |     | ns   |
| t <sub>RAT</sub> | Read Address Turnaround Time |                 |     | 3                     |     | ns   |
| t <sub>RRT</sub> | RDn Turnaround Time          |                 |     | t <sub>MCLK</sub>     |     | ns   |

See Figure 10, Figure 11, Figure 12and Figure 13 for related timing diagrams.

## **Table 22. EMI Write Operation**

| Symbol           | Parameter                     | Test Conditions |     | Value                 |       | Unit |
|------------------|-------------------------------|-----------------|-----|-----------------------|-------|------|
| Syllibol         | Farameter                     | rest Conditions | Min | Тур                   | Ollit |      |
| t <sub>WCR</sub> | WEn to CSn Removal Time       |                 |     | t <sub>MCLK</sub>     |       | ns   |
| t <sub>WP</sub>  | Write Pulse Time              |                 |     | t <sub>C</sub>        |       | ns   |
| t <sub>WDS</sub> | Write Data Setup Time         |                 |     | 3                     |       | ns   |
| t <sub>WDH</sub> | Write Data Hold Time          |                 |     | 3                     |       | ns   |
| t <sub>WAS</sub> | Write Address Setup Time      |                 |     | 1.3*t <sub>MCLK</sub> |       | ns   |
| t <sub>WAH</sub> | Write Address Hold Time       |                 |     | 3                     |       | ns   |
| t <sub>WAT</sub> | Write Address Turnaround Time |                 |     | 3                     |       | ns   |
| t <sub>WWT</sub> | WEn Turnaround Time           |                 |     | t <sub>MCLK</sub>     |       | ns   |

See Figure 14, Figure 15, Figure 16 and Figure 17 for related timing diagrams.



Figure 10. Read Cycle Timing: 16-bit READ on 16-bit Memory

Figure 11. Read Cycle Timing: 32-bit READ on 16-bit Memory



See Table 21 for read timing data.



Figure 12. Read Cycle Timing: 16-bit READ on 8-bit Memory

Figure 13. Read Cycle Timing: 32-bit READ on 8-bit Memory



See Table 21 for read timing data.



Figure 14. Write Cycle Timing: 16-bit WRITE on 16-bit Memory

Figure 15. Write Cycle Timing: 32-bit WRITE on 16-bit Memory



See Table 22 for write timing data.



Figure 16. Write Cycle Timing: 16-bit WRITE on 8-bit Memory

Figure 17. Write Cycle Timing: 32-bit WRITE on 8-bit Memory



See Table 22 for write timing data.

477

(Output)

## 2.11 ADC Electrical Characteristics

 $V_{33}$  = 3.3  $\pm$  10%, AV  $_{DD}$  = 3.3  $\pm$  10%,  $T_{A}$  = -40 / 85  $^{\circ}C$  unless otherwise specified.

**Table 23. ADC Electrical Characteristics** 

| Cumbal            | Parameter                        | Test Conditions                         |     | Value |                            | l lmi4 |
|-------------------|----------------------------------|-----------------------------------------|-----|-------|----------------------------|--------|
| Symbol            | Parameter                        | rest Conditions                         | Min | Тур   | Max                        | Unit   |
| RES               | Resolution                       | Sinewave with $\Delta V_{IN}$ amplitude |     | 12    |                            | bits   |
| $\Delta V_{IN}$   | Input Voltage Range              |                                         | 0   |       | 2.5                        | V      |
| f <sub>MOD</sub>  | Modulator Oversampling Frequency |                                         |     |       | 2.1                        | MHz    |
| IBW               | Input Bandwidth                  |                                         |     |       | f <sub>MOD</sub> /<br>4096 | kHz    |
| N <sub>ch</sub>   | Number of Input Channels         |                                         |     |       | 4                          | n      |
| PBR               | Passband Ripple                  |                                         |     |       | 0.1                        | dB     |
| SINAD             | S/N and Distortion               |                                         | 56  | 63    |                            | dB     |
| THD               | Total Harmonic Distortion        |                                         | 60  | 74    |                            | dB     |
| Z <sub>IN</sub>   | Input Impedance                  | f <sub>MOD</sub> = 2 MHz                | 1   |       |                            | ΜΩ     |
| C <sub>IN</sub>   | Input Capacitance                |                                         |     |       | 5                          | pF     |
| I <sub>ADC</sub>  | Power Consumption                | T <sub>A</sub> = 27 °C                  |     | 2.5   | 3.0                        | mA     |
| I <sub>STBY</sub> | Standby Power Consumption        | T <sub>A</sub> = 27 °C                  |     |       | 1                          | μΑ     |

### **3 PACKAGE CHARACTERISTICS**

### 3.1 Package Mechanical Data

Figure 18. 64-Pin Thin Quad Flat Package (10x10)



Figure 19. 144-Pin Thin Quad Flat Package





Figure 20. 64-Low Profile Fine Pitch Ball Grid Array Package

Figure 21. 144-Low Profile Fine Pitch Ball Grid Array Package



#### 3.2 Thermal Characteristics

The average chip-junction temperature,  $T_J$ , in degrees Celsius, may be calculated using the following equation:

$$T_{J} = T_{A} + (P_{D} \times \Theta_{JA}) \tag{1}$$

#### Where:

- T<sub>A</sub> is the Ambient Temperature in °C,
- $-\Theta_{JA}$  is the Package Junction-to-Ambient Thermal Resistance, in °C/W,
- $-P_D$  is the sum of  $P_{INT}$  and  $P_{I/O}$  ( $P_D = P_{INT} + P_{I/O}$ ),
- P<sub>INT</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the Chip Internal Power.
- $-P_{1/O}$  represents the Power Dissipation on Input and Output Pins;

Most of the time for the applications  $P_{I/O} < P_{INT}$  and may be neglected. On the other hand,  $P_{I/O}$  may be significant if the device is configured to drive continuously external modules and/ or memories.

An approximate relationship between  $P_D$  and  $T_J$  (if  $P_{I/O}$  is neglected) is given by:

$$P_D = K / (T_J + 273^{\circ}C)$$
 (2)

Therefore (solving equations 1 and 2):

$$K = P_D x (T_A + 273^{\circ}C) + \Theta_{JA} x P_D^2$$
 (3)

where:

– K is a constant for the particular part, which may be determined from equation (3) by measuring P<sub>D</sub> (at equilibrium) for a known T<sub>A</sub>. Using this value of K, the values of P<sub>D</sub> and T<sub>J</sub> may be obtained by solving equations (1) and (2) iteratively for any value of T<sub>A</sub>.

**Table 24. Thermal characteristics** 

| Symbol        | Parameter                                                                | Value | Unit |
|---------------|--------------------------------------------------------------------------|-------|------|
| $\Theta_{JA}$ | Thermal Resistance Junction-Ambient TQFP 144 - 20 x 20 mm / 0.5 mm pitch | 42    | °C/W |
| $\Theta_{JA}$ | Thermal Resistance Junction-Ambient TQFP 64 - 10 x 10 mm / 0.5 mm pitch  | 45    | °C/W |
| $\Theta_{JA}$ | Thermal Resistance Junction-Ambient<br>LFBGA 64 - 8 x 8 x 1.7mm          | TBD   | °C/W |
| $\Theta_{JA}$ | Thermal Resistance Junction-Ambient<br>LFBGA 144 - 10 x 10 x 1.7mm       | TBD   | °C/W |

## **4 ORDER CODES**

## Table 25. Order Codes

| Partnumber  | FLASH<br>Kbytes | RAM<br>Kbytes | EMI | USB | CAN | I/O<br>Ports | Package           | Temp.<br>Range |
|-------------|-----------------|---------------|-----|-----|-----|--------------|-------------------|----------------|
| STR710FZ1T6 | 128+16          | 32            | Yes | Yes | Yes | 48           | TQFP144 20 x 20   |                |
| STR710FZ2T6 | 256+16          | 64            | 165 | 165 | 165 | 40           | 1QFF 144 20 X 20  |                |
| STR710FZ1H6 | 128+16          | 32            | Vaa | Vaa | Vaa | 40           | LFBGA 10 x 10 1.7 |                |
| STR710FZ2H6 | 256+16          | 64            | Yes | Yes | Yes | 48           |                   |                |
| STR711FR0H6 | 64+16           | 16            |     |     |     |              | LFBGA648x81.7     |                |
| STR711FR0T6 | 64+16           | 16            |     | Yes | No  | 30           | TQFP64 10x10      |                |
| STR711FR1T6 | 128+16          | 32            |     | res | INO | 30           |                   | -40 to         |
| STR711FR2T6 | 256+16          | 64            |     |     |     |              |                   | +85°C          |
| STR712FR0H6 | 64+16           | 16            | No  |     |     |              | LFBGA648x81.7     |                |
| STR712FR0T6 | 64+16           | 16            | NO  |     | Yes |              |                   |                |
| STR712FR1T6 | 128+16          | 32            |     | No  | 165 | 32           | TQFP64 10 x10     |                |
| STR712FR2T6 | 256+16          | 64            |     | INO |     | 32           |                   |                |
| STR715FR0H6 | 64+16           | 16            |     |     | No  | 1            | LFBGA648x81.7     |                |
| STR715FR0T6 | 64+16           | 16            |     |     | INO |              | TQFP64 10 x 10    |                |

## **5 REVISION HISTORY**

# Table 26. Revision history

| Date        | Revision  | Description of Changes                                                                                                                 |  |  |  |  |
|-------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 17-Mar-2004 | 1         | First Release                                                                                                                          |  |  |  |  |
| 05-Apr-2004 | 2         | Updated "ELECTRICAL CHARACTERISTICS" on page 30                                                                                        |  |  |  |  |
| 08-Apr-2004 | 2.1       | Corrected STR712F Pinout. Pins 43/42 swapped.                                                                                          |  |  |  |  |
| 15-Apr-2004 | 2.2       | PDF hyperlinks corrected.                                                                                                              |  |  |  |  |
|             |           | Corrected description of STDBY, V18, VSS18 V18BKP VSSBKP pins                                                                          |  |  |  |  |
| 7-Jul-2004  | 3         | Added IDDrun typical data                                                                                                              |  |  |  |  |
| 7-Jui-2004  | 3         | Updated BSPI max. baudrate.                                                                                                            |  |  |  |  |
|             |           | Updated "External Memory Bus Timing" on page 38                                                                                        |  |  |  |  |
|             | ct-2004 4 | Corrected Flash sector B1F0/F1 address in Figure 6 on page 27                                                                          |  |  |  |  |
| 29-Oct-2004 |           | Corrected Table 6 on page 21 TQFP64 TEST pin is 16 instead of 17.  Added to TQPFP64 column: pin 7 BOOTEN, pin 17 V <sub>33IO-PLI</sub> |  |  |  |  |
|             |           | Changed description of JTCK from 'External pull-down required' to 'External pull-up or pull down required'.                            |  |  |  |  |
|             |           | Changed "Product Preview" to "Preliminary Data" on page 1 and 3                                                                        |  |  |  |  |
| 25-Jan-2005 | n-2005 5  | Renamed 'PU/PD' column to 'Reset state' in Table 6 on page 21                                                                          |  |  |  |  |
|             |           | Added reference to STR7 Flash Programming Reference Manual                                                                             |  |  |  |  |
|             |           | Added STR715F devices and modified RAM size of STR71xF1 devices                                                                        |  |  |  |  |
| 10 Apr 2005 | 6         | Added BGA package in Section 3                                                                                                         |  |  |  |  |
| 19-Apr-2005 | O         | Updated ordering information in Section 4.                                                                                             |  |  |  |  |
|             |           | Added PLL duty cycle min and max. in Section 2.8                                                                                       |  |  |  |  |

| Notes:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. |
| The ST logo is a registered trademark of STMicroelectronics.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

All other names are the property of their respective owners © 2005 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

