## CSE 331/503 HMW4 REPORT:

- -Serdil Anıl Ünlü
- -1801042672

In the homework, I did not do the BEQ, BNE, LW and SW commands in the MiniMips table. Other commands work without any problems.

After I did my operations on the ALU on the processor I made, I connected it directly to the result and printed the results without any problems.

While printing the test results, I write the name of the transaction, specify what type of transaction I will write, and print the result of the operation on a bottom line.

I tested all the processes twice and added the test results to the report with the codes in the testbench.

```
instruction set = 16'b0000000001010000;
instruction set = 16'b0000001000001001;
instruction set = 16'b0000011011000010;
#15;
instruction_set = 16'b0000111010110011;
instruction_set = 16'b0000010110001100;
#15;
instruction set = 16'b0000101111101101;
instruction set = 16'b0001000001000000;
instruction set = 16'b0010001010000001;
instruction_set = 16'b0011010011000010;
instruction set = 16'b0100011100000011;
instruction set = 16'b0111111110000110;
always @ (instruction set)
lbegin
   if(instruction set[15:12] == 4'b0000) begin
      if(instruction_set[2:0] == 3'b000) begin

$display("AND 16'b000000001010000");
             $display("Result: %32b", res);
      end
      else if(instruction_set[2:0] == 3'b001) begin
             $display("ADD 16'b0000001000001001");
             $display("Result: %32b", res);
      else if(instruction_set[2:0] == 3'b010) begin
             $display("SUB 16'b0000011011000010");
             $display("Result: %32b", res);
      end
      else if(instruction_set[2:0] == 3'b011) begin
             $display("XOR 16'b0000111010110011");
             $display("Result: %32b", res);
       end
       else if(instruction_set[2:0] == 3'b100) begin
             $display("NOR 16'b00000101100011000");
$display("Result: %32b", res);
       end
       else if(instruction set[2:0] == 3'b101) begin
             $display("OR 16'b0000101111101101");
             $display("Result: %32b", res);
       end
```

```
if(instruction set[15:12] == 4'b0001)begin
      $display("ADDI 16'b0001000001000000");
      $display("Result: %32b", res);
end
if(instruction set[15:12] == 4'b0010)begin
      $display("ANDI 16'b0010001010000001");
      $display("Result: %32b",res);
end
if(instruction set[15:12] == 4'b0011)begin
      $display("ORI 16'b0011010011000010");
      $display("Result: %32b",res);
end
if(instruction set[15:12] == 4'b0100)begin
      $display("NORI 16'b0100011100000011");
      $display("Result: %32b", res);
end
if(instruction set[15:12] == 4'b0111)begin
      $display("SLTI 16'b0111111110000110");
      $display("Result: %32b", res);
end
```

The test result below is the result of the above testbench code.

```
# AND 16'b000000001010000
# ADD 16'b0000001000001001
# SUB 16'b0000011011000010
# XOR 16'b0000111010110011
# NOR 16'b0000010110001100
# OR 16'b0000101111101101
# ADDI 16'b0001000001000000
# ANDI 16'b0010001010000001
# ORI 16'b0011010011000010
# Result: 000000000000000000000000000000011
# NORI 16'b0100011100000011
# Result: 1111111111111111111111111111100
# SLTI 16'b01111111110000110
```

```
instruction set = 16'b0000100001010000; //AND
#15:
instruction set = 16'b0000101000001001; //ADD
#15:
instruction set = 16'b0000111011000010; //SUB
#15:
instruction set = 16'b0000111110110011; //XOR
#15:
instruction set = 16'b0000110110001100; //NOR
#15;
instruction set = 16'b00001111111101101; //OR
#15;
instruction set = 16'b0001100001000000; //ADDI
#15;
instruction set = 16'b0010101010000001; //ANDI
instruction set = 16'b0011110011000010; //ORI
#15;
instruction set = 16'b0100111100000011; //NORI
#15;
instruction set = 16'b0111110110000110; //SLTI
if(instruction_set[15:12] == 4'b00000) begin
    if(instruction_set[2:0] == 3'b000) begin
           $display("AND 16'b0000100001010000");
           $display("Result: %32b", res);
    end
    else if(instruction_set[2:0] == 3'b001) begin
    $display("ADD 16'b0000101000001001");
            $display("Result: %32b", res);
    end
    else if(instruction_set[2:0] == 3'b010) begin
    $display("SUB 16'b0000111011000010");
           $display("Result: %32b", res);
    end
    else if(instruction_set[2:0] == 3'b011) begin
           $display("XOR 16'b0000111110110011");
$display("Result: %32b", res);
    end
    else if(instruction_set[2:0] == 3'b100) begin
            $display("NOR 16'b0000110110001100");
            $display("Result: %32b", res);
    end
    else if(instruction set[2:0] == 3'b101) begin
           $display("OR 16'b0000111111101101");
           $display("Result: %32b", res);
    end
 if(instruction set[15:12] == 4'b0001)begin
        $display("ADDI 16'b0001100001000000");
$display("Result: %32b",res);
 end
 if(instruction_set[15:12] == 4'b0010)begin
    $display("ANDI 16'b00101010100000001");
        $display("Result: %32b",res);
 end
 if(instruction_set[15:12] == 4'b0011)begin
    $display("ORI 16'b0011110011000010");
        $display("Result: %32b",res);
 end
 if(instruction_set[15:12] == 4'b0100)begin
    $display("NORI 16'b01001111000000011");
        $display("Result: %32b",res);
 if(instruction_set[15:12] == 4'b0111)begin
        $display("SLTI 16'b01111101100000110");
$display("Result: %32b",res);
 end
```

The result of the 2<sup>nd</sup> test below is the result of the above testbench code.

```
VSIM 3/> step -current
# AND 16'b0000100001010000
# ADD 16'b0000101000001001
# SUB 16'b0000111011000010
# XOR 16'b0000111110110011
# NOR 16'b0000110110001100
# OR 16'b00001111111101101
# ADDI 16'b0001100001000000
# ANDI 16'b0010101010000001
# ORI 16'b0011110011000010
# NORI 16'b0100111100000011
# Result: 1111111111111111111111111111100
# SLTI 16'b0111110110000110
```