

# MACH 1 and 2 CPLD Families High-Performance EE CMOS Programmable Logic

## **FEATURES**

- ◆ High-performance electrically-erasable CMOS PLD families
- ♦ 32 to 128 macrocells
- ◆ 44 to 100 pins in cost-effective PLCC, PQFP and TQFP packages
- SpeedLocking<sup>™</sup> guaranteed fixed timing up to 16 product terms
- ◆ Commercial 5/5.5/6/7.5/10/12/15-ns t<sub>PD</sub> and Industrial 7.5/10/12/14/18-ns t<sub>PD</sub>
- **♦** Configurable macrocells
  - Programmable polarity
  - Registered or combinatorial outputs
  - Internal and I/O feedback paths
  - D-type or T-type flip-flops
  - Output Enables
  - Choice of clocks for each flip-flop
  - Input registers for MACH 2 family
- ◆ JTAG (IEEE 1149.1)-compatible, 5-V in-system programming available
- ◆ Peripheral component interconnect (PCI) compliant at 5/5.5/6/7.5/10/12 ns
- **♦** Safe for mixed supply voltage system designs
- ◆ Bus-Friendly™ inputs and I/Os reduce risk of unwanted oscillatory outputs
- ◆ Programmable power-down mode results in power savings of up to 75%
- **♦** Supported by Vantis DesignDirect<sup>™</sup> software for rapid logic development
  - Supports HDL design methodologies with results optimized for Vantis
  - Flexibility to adapt to user requirements
  - Software partnerships that ensure customer success
- ◆ Lattice/Vantis and third-party hardware programming support
  - Lattice/VantisPRO™ (formerly known as MACHPRO®) software for in-system programmability support on PCs and Automated Test Equipment
  - Programming support on all major programmers including Data I/O, BP Microsystems, Advin, and System General

Publication# 14051

Amendment/**0** Issu

Issue Date: November 1998



Table 1. MACH 1 and 2 Family Device Features <sup>1</sup>

| Feature                | MACH111 (SP) | MACH131 (SP) | MACH211 (SP) | MACH221 (SP) | MACH231 (SP) |
|------------------------|--------------|--------------|--------------|--------------|--------------|
| Macrocells             | 32           | 64           | 64           | 96           | 128          |
| Maximum user I/O pins  | 32           | 64           | 32           | 48           | 64           |
| t <sub>PD</sub> (ns)   | 5.0          | 5.5          | 7.5 (6.0)    | 7.5          | 6.0 (10)     |
| t <sub>S</sub> (ns)    | 3.5          | 3.0          | 5.5 (5)      | 5.5          | 5 (6.5)      |
| t <sub>CO</sub> (ns)   | 3.5          | 4            | 4.5 (4)      | 5            | 4 (6.5)      |
| f <sub>CNT</sub> (MHz) | 182          | 182          | 133 (166)    | 133          | 166 (100)    |

#### Note:

## **GENERAL DESCRIPTION**

The MACH  $^{\otimes}$  1 & 2 families from Lattice/Vantis offer high-performance, low cost Complex Programmable Logic Devices (CPLDs), addressing the growing need for speed in networking, telecommunications and computing. MACH 1 & 2 devices are available in speeds as fast as 5.0-ns  $t_{PD}$  and in densities ranging from 32 to 128 macrocells (Tables 1 and 2). The overall benefits for users include guaranteed high performance for entry-to-mid-level logic needs at a low cost.

Table 2. MACH 1 and 2 Family Speed Grades<sup>1</sup>

| -5         | -6                               | -7                                            | -10                                                                                       | -12                                                | -14                                                | -15                                                                                                                                                                                                         | -18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------|----------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C (Note 2) |                                  | C, I                                          | C, I                                                                                      | C, I                                               | I                                                  | С                                                                                                                                                                                                           | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| C (Note 2) |                                  | C, I                                          | C, I                                                                                      | C, I                                               | I                                                  | С                                                                                                                                                                                                           | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| C (Note 3) |                                  | C, I                                          | C, I                                                                                      | C, I                                               | I                                                  | С                                                                                                                                                                                                           | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| C (Note 3) |                                  | C, I                                          | C, I                                                                                      | C, I                                               | I                                                  | С                                                                                                                                                                                                           | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            |                                  | С                                             | C, I                                                                                      | C, I                                               | I                                                  | С                                                                                                                                                                                                           | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            | С                                | С                                             | C, I                                                                                      | C, I                                               | I                                                  | С                                                                                                                                                                                                           | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            |                                  | С                                             | C, I                                                                                      | C, I                                               | I                                                  | С                                                                                                                                                                                                           | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            |                                  | С                                             | C, I                                                                                      | C, I                                               | I                                                  | С                                                                                                                                                                                                           | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            | С                                | С                                             | С                                                                                         | C, I                                               | I                                                  | С                                                                                                                                                                                                           | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            |                                  |                                               | С                                                                                         | C, I                                               | I                                                  | С                                                                                                                                                                                                           | I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|            | C (Note 2) C (Note 2) C (Note 3) | C (Note 2) C (Note 2) C (Note 3) C (Note 3) C | C (Note 2) C, I C (Note 2) C, I C (Note 3) C, I C (Note 3) C, I C (Note 3) C, I C C C C C | C (Note 2) C, I | C (Note 2) C, I | C (Note 2) C, I I C (Note 3) C, I C, I C, I C, I I C (Note 3) C, I C, I C, I C, I I C (Note 3) C, I C, I C, I I C (Note 3) C, I C, I C, I I C C C C, I C, I I C C C C, I C, I | C (Note 2)         C, I         C, I         C, I         I         C           C (Note 2)         C, I         C, I         C, I         I         C           C (Note 3)         C, I         C, I         C, I         I         C           C (Note 3)         C, I         C, I         C, I         I         C           C (Note 3)         C, I         C, I         C, I         I         C           C (Note 3)         C, I         C, I         C, I         I         C           C (Note 3)         C, I         C, I         C, I         I         C           C (Note 3)         C, I         C, I         C, I         I         C           C (Note 3)         C, I         C, I         I         C         C         C         I         C         C         C         C         I         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C         C< |

## Notes:

- 1. C = Commercial, I = Industrial
- 2. -5 speed grade for MACH111 (SP) = 5.0 ns  $t_{PD}$
- 3. -5 speed grade for MACH131(SP) = 5.5 ns  $t_{PD}$

The MACH 1 & 2 families consist of ten devices—five base options, each with a counterpart that includes JTAG-compatible in-system programming (ISP). These devices offer five different density-I/O combinations in Thin Quad Flat Pack (TQFP), Plastic Quad Flat Pack (PQFP), and Plastic Leaded Chip Carrier (PLCC) packages from 44 to 100 pins (Table 3). Each MACH 1 & 2 device is PCI compliant and includes other features such as SpeedLocking architecture for guaranteed fixed timing, Bus-Friendly inputs and I/Os, and programmable power-down mode for extra power savings.

<sup>1.</sup> Values in parentheses () are for the SP version.



Table 3. MACH 1 and 2 Family Package and I/O Options

| Device    | 44-pin PLCC | 44-pin TQFP | 68-pin PLCC | 84-pin PLCC | 100-pin TQFP | 100-pin PQFP |
|-----------|-------------|-------------|-------------|-------------|--------------|--------------|
| MACH111   | X           | X           |             |             |              |              |
| MACH111SP | Х           | X           |             |             |              |              |
| MACH131   |             |             |             | X           |              |              |
| MACH131SP |             |             |             |             | X            | X            |
| MACH211   | Х           | X           |             |             |              |              |
| MACH211SP | Х           | X           |             |             |              |              |
| MACH221   |             |             | X           |             |              |              |
| MACH221SP |             |             |             |             |              | X            |
| MACH231   |             |             |             | X           |              |              |
| MACH231SP |             |             |             |             | X            | X            |

#### Note:

Lattice/Vantis offers software design support for MACH devices in both the MACHXL<sup>®</sup> and DesignDirect development systems. The DesignDirect development system is the Lattice/Vantis implementation software that includes support for all Lattice/Vantis CPLD, FPGA, and SPLD devices. This system is supported under Windows '95, '98 and NT as well as Sun Solaris and HPUX.

DesignDirect software is designed for use with design entry, simulation and verification software from leading-edge tool vendors such as Cadence, Exemplar Logic, Mentor Graphics, Model Technology, Synopsys, Synplicity, Viewlogic and others. It accepts EDIF 2 0 0 input netlists, generates JEDEC files for Lattice/Vantis PLDs and creates industry-standard EDIF, Verilog, VITAL compliant VHDL and SDF simulation netlists for design verification.

DesignDirect software is also available in product configurations that include VHDL and Verilog synthesis from Exemplar Logic and VHDL, Verilog RTL and gate level timing simulation from Model Technology. Schematic capture and ABEL entry, as well as functional simulation, are also provided.

<sup>1.</sup> The MACH110, MACH120, MACH130, MACH210, MACHLV210, MACH215, MACH220 and MACH230 are not listed above and not recommended for new designs. However, they are still supported by Lattice/Vantis. For technical or sales support, please call your local Lattice/Vantis sales office or visit our Web site at www.vantis.com for more information.



## **FUNCTIONAL DESCRIPTION**

Each MACH 1 and 2 device consists of multiple, optimized PAL® blocks interconnected by a switch matrix. The switch matrix allows communication between PAL blocks, and routes inputs to the PAL blocks. Together, the PAL blocks and switch matrix allow the logic designer to create large designs in a single device instead of using multiple devices.



#### Note:

1. There are no buried macrocells in MACH 1 devices. All macrocells are output macrocells.

| Device      | PAL Blocks | Macrocells per Block | I/Os per Block | Product Terms per Block |
|-------------|------------|----------------------|----------------|-------------------------|
| MACH111(SP) | 2          | 16                   | 16             | 70                      |
| MACH131(SP) | 4          | 16                   | 16             | 70                      |
| MACH211(SP) | 4          | 16                   | 8              | 68                      |
| MACH221(SP) | 8          | 12                   | 6              | 52                      |
| MACH231(SP) | 8          | 16                   | 8              | 68                      |

Figure 1. Overall Architecture of MACH 1 & 2 Devices

The switch matrix takes all dedicated inputs and signals from the input switch matrices and routes them as needed to the PAL blocks. Feedback signals that return to the same PAL block still must go through the switch matrix. This mechanism ensures that PAL blocks in MACH devices communicate with each other with guaranteed fixed timing (SpeedLocking).

The switch matrix makes a MACH device more advanced than simply several PAL devices on a single chip. It allows the designer to think of the device not as a collection of blocks, but as a single programmable device; the software partitions the design into PAL blocks through the central switch matrix so that the designer does not have to be concerned with the internal architecture of the device.



Each PAL block consists of the following elements:

- Product-term array
- ◆ Logic Allocator
- Macrocells
- ♦ I/O cells

Each PAL block additionally contains an asynchronous reset product term and an asynchronous preset product term. This allows the flip-flops within a single PAL block to be initialized as a bank. There are also output enable product terms that provide tri-state control for the I/O cells.

# **Product-Term Array**

The product-term array consists of a number of product terms that form the basis of the logic being implemented. The inputs to the AND gates come from the switch matrix (Table 4), and are provided in both true and complement forms for efficient logic implementation.

Because the number of product terms available for a given function is not fixed, the full sum of products is not realized in the array. The product terms drive the logic allocator, which allocates the appropriate number of product terms to generate the function.

|           |                               | •         |                               |
|-----------|-------------------------------|-----------|-------------------------------|
| Device    | Number of Inputs to PAL Block | Device    | Number of Inputs to PAL Block |
| MACH111   | 26                            | MACH211SP | 26                            |
| MACH111SP | 26                            | MACH221   | 26                            |
| MACH131   | 26                            | MACH221SP | 26                            |
| MACH131SP | 26                            | MACH231   | 32                            |
| MACH211   | 26                            | MACH231SP | 32                            |

**Table 4. PAL Block Inputs** 

# Logic Allocator

The logic allocator (Figure 2) is a block within which different product terms are allocated to the appropriate macrocells in groups of four product terms called "product term clusters". The availability and distribution of product term clusters is automatically considered by the software as it fits functions within the PAL block. The size of the product term clusters has been designed to provide high utilization of product terms. Complex functions using many product terms are possible, and when few product terms are used, there will be a minimal number of unused, or wasted, product terms left over.

The product term clusters do not "wrap" around the logic block. This means that the macrocells at the ends of the block have fewer product terms available (Tables 5, 6, 7, 8).





Figure 2. Product Term Clusters and the Logic Allocator

Table 5. Logic Allocation for MACH111(SP)

| Output Macrocell | Available Clusters                               | Output Macrocell | Available Clusters                                  |
|------------------|--------------------------------------------------|------------------|-----------------------------------------------------|
| $M_0$            | C <sub>0</sub> , C <sub>1</sub>                  | $M_8$            | C <sub>8,</sub> C <sub>9</sub>                      |
| $M_1$            | C <sub>0</sub> , C <sub>1</sub> , C <sub>2</sub> | М9               | C <sub>8</sub> , C <sub>9</sub> , C <sub>10</sub>   |
| M <sub>2</sub>   | $C_1, C_2, C_3$                                  | M <sub>10</sub>  | C <sub>9</sub> , C <sub>10</sub> , C <sub>11</sub>  |
| $M_3$            | C <sub>2</sub> , C <sub>3</sub> , C <sub>4</sub> | M <sub>11</sub>  | C <sub>10,</sub> C <sub>11,</sub> C <sub>12</sub>   |
| M <sub>4</sub>   | C <sub>3</sub> , C <sub>4</sub> , C <sub>5</sub> | M <sub>12</sub>  | C <sub>11,</sub> C <sub>12,</sub> C <sub>13</sub>   |
| $M_5$            | C <sub>4</sub> , C <sub>5</sub> , C <sub>6</sub> | M <sub>13</sub>  | C <sub>12,</sub> C <sub>13,</sub> C <sub>14</sub>   |
| $M_6$            | C <sub>5</sub> , C <sub>6</sub> , C <sub>7</sub> | M <sub>14</sub>  | C <sub>13</sub> , C <sub>14</sub> , C <sub>15</sub> |
| M <sub>7</sub>   | C <sub>6</sub> , C <sub>7</sub>                  | M <sub>15</sub>  | C <sub>14</sub> , C <sub>15</sub>                   |

Table 6. Logic Allocation for MACH131(SP)

| Output Macrocell | Available Clusters                               | Output Macrocell | Available Clusters                                  |
|------------------|--------------------------------------------------|------------------|-----------------------------------------------------|
| $M_0$            | C <sub>0</sub> , C <sub>1</sub>                  | M <sub>8</sub>   | C <sub>7</sub> , C <sub>8</sub> , C <sub>9</sub>    |
| $M_1$            | C <sub>0</sub> , C <sub>1</sub> , C <sub>2</sub> | M <sub>9</sub>   | C <sub>8</sub> , C <sub>9</sub> , C <sub>10</sub>   |
| M <sub>2</sub>   | $C_1, C_2, C_3$                                  | M <sub>10</sub>  | C <sub>9</sub> , C <sub>10</sub> , C <sub>11</sub>  |
| $M_3$            | C <sub>2</sub> , C <sub>3</sub> , C <sub>4</sub> | M <sub>11</sub>  | C <sub>10</sub> , C <sub>11</sub> , C <sub>12</sub> |
| $\mathrm{M}_4$   | C <sub>3</sub> , C <sub>4</sub> , C <sub>5</sub> | M <sub>12</sub>  | C <sub>11</sub> , C <sub>12</sub> , C <sub>13</sub> |
| $M_5$            | C <sub>4</sub> , C <sub>5</sub> , C <sub>6</sub> | M <sub>13</sub>  | C <sub>12</sub> , C <sub>13</sub> , C <sub>14</sub> |
| $M_6$            | C <sub>5</sub> , C <sub>6</sub> , C <sub>7</sub> | M <sub>14</sub>  | C <sub>13</sub> , C <sub>14</sub> , C <sub>15</sub> |
| M <sub>7</sub>   | C <sub>6</sub> , C <sub>7</sub> , C <sub>8</sub> | M <sub>15</sub>  | C <sub>14</sub> , C <sub>15</sub>                   |



Table 7. Logic Allocation for MACH211(SP) and MACH231(SP)

| Mac            | rocell         |                                                                   | Macrocell       |                 |                                                                     |
|----------------|----------------|-------------------------------------------------------------------|-----------------|-----------------|---------------------------------------------------------------------|
| Output         | Buried         | Available Clusters                                                | Output          | Buried          | Available Clusters                                                  |
| M <sub>0</sub> |                | C <sub>0</sub> , C <sub>1</sub> , C <sub>2</sub>                  | M <sub>8</sub>  |                 | C <sub>7</sub> , C <sub>8</sub> , C <sub>9</sub> , C <sub>10</sub>  |
|                | M <sub>1</sub> | $C_0, C_1, C_2, C_3$                                              |                 | M <sub>9</sub>  | C <sub>8</sub> , C <sub>9</sub> , C <sub>10</sub> , C <sub>11</sub> |
| M <sub>2</sub> |                | $C_1,C_2,C_3,C_4$                                                 | M <sub>10</sub> |                 | $C_9, C_{10}, C_{11}, C_{12}$                                       |
|                | $M_3$          | $C_2, C_3, C_4, C_5$                                              |                 | M <sub>11</sub> | $C_{10}, C_{11}, C_{12}, C_{13}$                                    |
| M <sub>4</sub> |                | C <sub>3</sub> , C <sub>4</sub> , C <sub>5</sub> , C <sub>6</sub> | M <sub>12</sub> |                 | $C_{11},C_{12},C_{13},C_{14}$                                       |
|                | $M_5$          | $C_4$ , $C_5$ , $C_6$ , $C_7$                                     |                 | M <sub>13</sub> | $C_{12}, C_{13}, C_{14}, C_{15}$                                    |
| M <sub>6</sub> |                | $C_5$ , $C_6$ , $C_7$ , $C_8$                                     | M <sub>14</sub> |                 | C <sub>13</sub> , C <sub>14</sub> , C <sub>15</sub>                 |
|                | M <sub>7</sub> | $C_6, C_7, C_8, C_9$                                              |                 | M <sub>15</sub> | $C_{14}, C_{15}$                                                    |

Table 8. Logic Allocation for MACH221(SP)

| Mac            | rocell         |                                                                   | Mac             | rocell          |                                                                     |
|----------------|----------------|-------------------------------------------------------------------|-----------------|-----------------|---------------------------------------------------------------------|
| Output         | Buried         | Available Clusters                                                | Output          | Buried          | Available Clusters                                                  |
| M <sub>0</sub> |                | $C_0, C_1, C_2$                                                   | $M_6$           |                 | C <sub>5</sub> , C <sub>6</sub> , C <sub>7</sub> , C <sub>8</sub>   |
|                | $M_1$          | $C_0, C_1, C_2, C_3$                                              |                 | M <sub>7</sub>  | C <sub>6</sub> , C <sub>7</sub> , C <sub>8</sub> , C <sub>9</sub>   |
| M <sub>2</sub> |                | $C_1,C_2,C_3,C_4$                                                 | M <sub>8</sub>  |                 | C <sub>7</sub> , C <sub>8</sub> , C <sub>9</sub> , C <sub>10</sub>  |
|                | $M_3$          | $C_2, C_3, C_4, C_5$                                              |                 | M <sub>9</sub>  | C <sub>8</sub> , C <sub>9</sub> , C <sub>10</sub> , C <sub>11</sub> |
| M <sub>4</sub> |                | C <sub>3</sub> , C <sub>4</sub> , C <sub>5</sub> , C <sub>6</sub> | M <sub>10</sub> |                 | C <sub>9</sub> , C <sub>10</sub> , C <sub>11</sub>                  |
|                | M <sub>5</sub> | C <sub>4</sub> , C <sub>5</sub> , C <sub>6</sub> , C <sub>7</sub> |                 | M <sub>11</sub> | C <sub>10</sub> , C <sub>11</sub>                                   |

## Macrocell

There are two fundamental types of macrocell: the output macrocell and the buried macrocell. The buried macrocell is only found in MACH 2 devices. The use of buried macrocells effectively doubles the number of macrocells available without increasing the pin count.

Both macrocell types can generate registered or combinatorial outputs. For the MACH 2 series, a transparent-low latch configuration is provided. If the register is used, it can be configured as a T-type or a D-type flip-flop. Register and latch functionality is defined in Table 9. Programmable polarity (for output macrocells) and the T-type flip-flop both give the software a way to minimize the number of product terms needed. These choices can be made automatically by the software when it fits the design into the device.

Table 9. Register/Latch Operation

| Configuration | D/T | CLK/LE | Q+                      |
|---------------|-----|--------|-------------------------|
|               | X   | 0,1,↓  | Q                       |
| D-Register    | 0   | 1      | 0                       |
|               | 1   | 1      | 1                       |
|               | X   | 0,1,↓  | Q                       |
| T-Register    | 0   | 1      | Q                       |
|               | 1   | 1      | $\overline{\mathbb{Q}}$ |
|               | X   | 1      | Q                       |
| Latch         | 0   | 0      | 0                       |
|               | 1   | 0      | 1                       |



The output macrocell (Figure 3) sends its output back to the switch matrix, via internal feedback, and to the I/O cell. The feedback is always available regardless of the configuration of the I/O cell. This allows for buried combinatorial or registered functions, freeing up the I/O pins for use as inputs if not needed as outputs. The basic output macrocell configurations are shown in Figure 4.

The buried macrocell (Figure 5) does not send its output to an I/O cell. The output of a buried macrocell is provided only as an internal feedback signal which feeds the switch matrix. This allows the designer to generate additional logic without requiring additional pins. The buried macrocell can also be used to register or latch inputs. The input register is a D-type flip-flop; the input latch is a transparent-low D-type latch. Once configured as a registered or latched input, the buried macrocell cannot generate logic from the product-term array. The basic buried macrocell configurations are shown in Figure 6.



### Note:

1. Latch option available on MACH 2 devices only.

Figure 3. Output Macrocell





From Logic Allocator

To Switch Matrix

a. Combinatorial, active high

b. Combinatorial, active low





c. D-type register, active high

d. D-type register, active low





e. T-type register, active high

f. T-type register, active low





g. Latch, active high (MACH 2 only)

h. Latch, active low (MACH 2 only)

14051K-005

Figure 4. Output Macrocell Configurations





Figure 5. Buried Macrocell (MACH 2 only)



Figure 6. Buried Macrocell Configurations (MACH 2 only)



The flip-flops in either macrocell type can be clocked by one of several clock pins (Table 10). Registers are clocked on the rising edge of the clock input. Latches hold their data when the gate input is HIGH. Clock pins are also available as inputs, although care must be taken when a signal acts as both clock and input to the same device.

Table 10. Macrocell Clocks

| Device    | Number of Clocks Available | Device    | Number of Clocks Available |
|-----------|----------------------------|-----------|----------------------------|
| MACH111   | 4                          | MACH211SP | 2                          |
| MACH111SP | 2                          | MACH221   | 4                          |
| MACH131   | 4                          | MACH221SP | 4                          |
| MACH131SP | 4                          | MACH231   | 4                          |
| MACH211   | 4                          | MACH231SP | 4                          |

All flip-flops have asynchronous reset and preset. This is controlled by the common product terms that control all flip-flops within a PAL block. For a single PAL block, all flip-flops, whether in an output or a buried macrocell, are initialized together. The initialization functionality of the flip-flops is illustrated in Table 11.

Table 11. Asynchronous Reset/Preset Operation

| Configuration | AR | AP | CLK/LE | Q+          |
|---------------|----|----|--------|-------------|
|               | 0  | 0  | Х      | See Table 9 |
| Register      | 0  | 1  | Х      | 1           |
| Register      | 1  | 0  | Х      | 0           |
|               | 1  | 1  | Х      | 0           |
|               | 0  | 0  | X      | See Table 9 |
|               | 0  | 1  | 0      | Illegal     |
|               | 0  | 1  | 1      | 1           |
| Latch         | 1  | 0  | 0      | Illegal     |
|               | 1  | 0  | 1      | 0           |
|               | 1  | 1  | 0      | Illegal     |
|               | 1  | 1  | 1      | 0           |

## I/O Cells

The I/O cells (Figure 7) provide a three-state output buffer. The three-state buffer can be left permanently enabled for use only as an output, permanently disabled for use as an input, or it can be controlled by one of two product terms for bi-directional signals and bus connections. The two product terms provided are common to a bank of I/O cells.





Figure 7. I/O Cell

## SPEEDLOCKING FOR GUARANTEED FIXED TIMING

The unique MACH 1 & 2 architecture is designed for high performance—a metric that is met in both raw speed, and even more importantly, guaranteed fixed speed. The design of the switch matrix and PAL blocks guarantee a fixed pin-to-pin delay that is independent of the logic required by the design. Other non-Lattice/Vantis CPLDs incur serious timing delays as product terms expand beyond their typical 4 or 5 product term limits (Figure 8). Speed and SpeedLocking combine to give designers easy access to the performance required in today's designs.

## MACH 1 & 2 SpeedLocking • Patented Architecture Path Independent • Logic/Routing Independent

- Guaranteed Fixed Timing Up to 16 Product Terms per Output

## Non-MACH Variable • Path Dependent • Logic/Routing Dependent Delays Unpredictable • 4-5 Product Terms before Delays

14051K-001



Figure 8. Timing in MACH 1 & 2 vs. Non-MACH Devices

MACH 1 & 2 Families

12



### JTAG IN-SYSTEM PROGRAMMING

Programming devices in-system provides a number of significant benefits including: rapid prototyping, lower inventory levels, higher quality, and the ability to make in-field modifications. All MACHxxxSP devices provide in-system programming (ISP) capability through their JTAG ports. This capability has been implemented in a manner that insures that the JTAG port remains compliant to the IEEE 1149.1 standard. By using JTAG as the communication interface through which ISP is achieved, customers benefit from a standard, well-defined interface.

MACHxxxSP devices can be programmed across the commercial temperature and voltage range. These devices tristate the outputs during programming. Lattice/Vantis provides its free PC-based Lattice/VantisPRO software to facilitate in-system programming. Lattice/VantisPRO software takes the JEDEC file output produced by Vantis' design implementation software, along with information about the JTAG chain, and creates a set of vectors that are used to drive the JTAG chain. Lattice/VantisPRO software can use these vectors to drive a JTAG chain via the parallel port of a PC. Alternatively, Lattice/VantisPRO software can output files in formats understood by common automated test equipment. This equipment can then be used to program MACHxxxSP devices during the testing of a circuit board. For more information about in-system programming, refer to the separate document entitled *MACH ISP Manual*.

## **BUS-FRIENDLY INPUTS AND I/Os**

The MACH 1 & 2 inputs and I/Os include two inverters in series which loop back to the input. This double inversion weakly holds the input at its last driven logic state. For the circuit diagram, please refer to the *Input/Output Equivalent Schematics (page 393)* in the General Information Section of the Vantis 1999 Data Book.

## **PCI COMPLIANT**

The MACH 1 & 2 families in -5/-6/-7/-10/-12 speed grades are fully compliant with the *PCI Local Bus Specification* published by the PCI Special Interest Group. The MACH 1 & 2 families' predictable timing ensures compliance with the PCI AC specifications independent of the design.

### POWER-DOWN MODE

The MACH 1 & 2 families feature a programmable low-power mode in which individual signal paths can be programmed for low power. These low-power speed paths will be slower than the non-low-power paths. This feature allows speed critical paths to run at maximum frequency while the rest of the paths operate in the low-power mode, resulting in power savings of up to 75%. If all of the signals in a PAL block are in low-power mode, then the total power is reduced even further.

## SAFE FOR MIXED SUPPLY VOLTAGE SYSTEM DESIGNS

All MACHxxxSP and most of the MACH 1 & 2 devices are safe for mixed supply voltage system designs. These 5-V devices will not overdrive 3.3-V devices above the output voltage of 3.3 V, while they can accept inputs from other 3.3-V devices. The MACH 1 & 2 families provide easy-to-use mixed-voltage design compatibility. For more information, refer to the Technical Note entitled *Mixed Supply Design with MACH 1 & 2 SP Devices*.

## **POWER-UP RESET**

All flip-flops power-up to a logic LOW for predictable system initialization. The actual values of the outputs of the MACH devices will depend on the configuration of the macrocell. To guarantee



initialization values, the  $V_{CC}$  rise must be monotonic and the clock must be inactive until the reset delay time has elapsed.

## **SECURITY BIT**

A security bit is provided on the MACH devices as a deterrent to unauthorized copying of the array configuration patterns. Once programmed, this bit defeats readback of the programmed pattern by a device programmer, securing proprietary designs from competitors. Programming and verification are also defeated by the security bit. The bit can only be reset by erasing the entire device.



# MACH111(SP) AND MACH131(SP) PAL BLOCK





# MACH211(SP) PAL BLOCK





# MACH221(SP) PAL BLOCK





# MACH231(SP) PAL BLOCK





# **BLOCK DIAGRAM (MACH111, MACH111SP)**





# **BLOCK DIAGRAM (MACH131, MACH131SP)**





# **BLOCK DIAGRAM (MACH211, MACH211SP)**



14051K-010



# **BLOCK DIAGRAM (MACH221, MACH221SP)**





# **BLOCK DIAGRAM (MACH231, MACH231SP)**



14051K-012



## **ABSOLUTE MAXIMUM RATINGS**

| Storage Temperature                                                  |
|----------------------------------------------------------------------|
| Ambient Temperature With Power Applied                               |
| Device Junction Temperature $\hdots \dots +150\ensuremath{^\circ C}$ |
| Supply Voltage with Respect to Ground0.5 V to +7.0 V                 |
| DC Input Voltage0.5 V to V $_{CC}$ +0.5 V                            |
| DC Output or I/O $$ Pin Voltage $$ 0.5 V to V $_{CC}$ +0.5 V $$      |
| Static Discharge Voltage 2001 V                                      |
| Latchup Current (T_A = -40°C to +85°C) 200 mA                        |

Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability.

## **OPERATING RANGES**

# Commercial (C) Devices

| Ambient Temperature $(T_A)$<br>Operating in Free Air0°C to                                | to +70°C  |
|-------------------------------------------------------------------------------------------|-----------|
| Supply Voltage ( $V_{CC}$ ) with Respect to Ground +4.75 V to                             | +5.25 V   |
| Operating ranges define those limits between which tionality of the device is guaranteed. | the func- |
| Industrial (I) Devices                                                                    |           |

| tionality of the device is guaranteed.                                                            |
|---------------------------------------------------------------------------------------------------|
| Industrial (I) Devices                                                                            |
| Ambient Temperature ( $T_A$ ) Operating in Free Air40°C to +85°C                                  |
| Supply Voltage (V_C) with Respect to Ground +4.5 V to +5.5 V                                      |
| Operating ranges define those limits between which the functionality of the device is guaranteed. |

## DC CHARACTERISTICS OVER OPERATING RANGES

| Parameter<br>Symbol | Parameter Description                 | Test Description                                                                                     | Min | Тур | Max                    | Unit |
|---------------------|---------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|------------------------|------|
| v                   | Output UICU Voltago                   | $I_{OH} = -3.2$ mA, $V_{CC} = Min$ , $V_{IN} = V_{IH}$ or $V_{IL}$                                   | 2.4 |     |                        | V    |
| V <sub>OH</sub>     | Output HIGH Voltage                   | $I_{OH} = -300 \mu A$ , $V_{CC} = Max$ , $V_{IN} = V_{IH}$ or $V_{IL}$ (Note 1)                      |     |     | 3.5                    | V    |
| $V_{OL}$            | Output LOW Voltage                    | $I_{OL} = 16$ mA, $V_{CC} = Min$ , $V_{IN} = V_{IH}$ or $V_{IL}$ (Note 2)                            |     |     | 0.5                    | V    |
| V <sub>IH</sub>     | Input HIGH Voltage                    | Guaranteed Input Logical HIGH Voltage for all Inputs (Note 3)                                        | 2.0 |     |                        | V    |
| V <sub>IL</sub>     | Input LOW Voltage                     | Guaranteed Input Logical LOW Voltage for all Inputs (Note 3)                                         |     |     | 0.8                    | V    |
| I <sub>IH</sub>     | Input HIGH Leakage Current            | $V_{IN} = 5.25 \text{ V}, \text{ V V}_{CC} = \text{Max (Note 4)}$                                    |     |     | 10                     | μA   |
| I <sub>IL</sub>     | Input LOW Leakage Current             | $V_{IN} = 0$ V, $V_{CC} = Max$ (Note 4)                                                              |     |     | -10                    | μA   |
| I <sub>OZH</sub>    | Off-State Output Leakage Current HIGH | $V_{OUT} = 5.25 \text{ V}, V_{CC} = \text{Max}, V_{IN} = V_{IH} \text{ or } V_{IL} \text{ (Note 4)}$ |     |     | 10                     | μA   |
| I <sub>OZL</sub>    | Off-State Output Leakage Current LOW  | $V_{OUT} = 0$ V, $V_{CC} = Max$ , $V_{IN} = V_{IH}$ or $V_{IL}$ (Note 4)                             |     |     | -10                    | μA   |
| I <sub>SC</sub>     | Output Short-Circuit Current          | $V_{OUT} = 0.5 \text{ V V}_{CC} = \text{Max (Note 5)}$                                               | -30 |     | -130 (Note 6),<br>-160 | mA   |

- 1. This applies to MACH111SP, MACH131SP, and die code "B" or later for MACH211(SP) and MACH231(SP). This does not apply to MACH111, MACH131, MACH221(SP), and die code "A" for MACH211(SP) and MACH231(SP).
- 2. Total  $I_{OL}$  for one PAL block should not exceed 64 mA.
- 3. These are absolute values with respect to device ground, and all overshoots due to system and/or tester noise are included.
- 4. I/O pin leakage is the worst case of I<sub>IL</sub> and I<sub>OZL</sub> (or I<sub>IH</sub> and I<sub>OZH</sub>).
- 5. Not more than one output should be shorted at a time. Duration of the short-circuit should not exceed one second.  $V_{OUT} = 0.5 \text{ V}$  has been chosen to avoid test problems caused by tester ground degradation.
- 6. For commercial temperature range only.



# MACH111 AND MACH111SP SWITCHING CHARACTERISTICS OVER OPERATING RANGES<sup>1</sup>

| Parameter         |                          |                                                                                  |                    |          | -   | ·5  | -   | 7   | -1  | 10   | -1   | 2   | -1   | 14   | -1   | 5   | -1   | 18  |      |
|-------------------|--------------------------|----------------------------------------------------------------------------------|--------------------|----------|-----|-----|-----|-----|-----|------|------|-----|------|------|------|-----|------|-----|------|
| Symbol            |                          | Parameter                                                                        | Description        |          | Min | Max | Min | Max | Min | Max  | Min  | Max | Min  | Max  | Min  | Max | Min  | Max | Unit |
| t <sub>PD</sub>   | Input, I/O,              | or Feedback to                                                                   | Combinatorial      | Output   |     | 5   |     | 7.5 |     | 10   |      | 12  |      | 14   |      | 15  |      | 18  | ns   |
| +                 | Setup Time               | from Input, I/                                                                   | O, or Feedback     | D-type   | 3.5 |     | 5.5 |     | 6.5 |      | 7    |     | 8.5  |      | 10   |     | 12   |     | ns   |
| ts                | to Clock                 |                                                                                  |                    | T-type   | 4   |     | 6.5 |     | 7.5 |      | 8    |     | 10   |      | 11   |     | 13.5 |     | ns   |
| t <sub>H</sub>    | Register Da              | ta Hold Time                                                                     |                    | •        | 0   |     | 0   |     | 0   |      | 0    |     | 0    |      | 0    |     | 0    |     | ns   |
| t <sub>CO</sub>   | Clock to Ou              | ıtput                                                                            |                    |          |     | 3.5 |     | 5   |     | 6    |      | 8   |      | 10   |      | 10  |      | 12  | ns   |
| t <sub>WL</sub>   | Clock Widtl              | h                                                                                |                    | LOW      | 2.5 |     | 3   |     | 5   |      | 6    |     | 6    |      | 6    |     | 7.5  |     | ns   |
| t <sub>WH</sub>   | - clock widu             | 1                                                                                |                    | HIGH     | 2.5 |     | 3   |     | 5   |      | 6    |     | 6    |      | 6    |     | 7.5  |     | ns   |
|                   |                          | External                                                                         | $1/(t_S + t_{CO})$ | D-type   | 143 |     | 95  |     | 80  |      | 66.7 |     | 54   |      | 50   |     | 42   |     | MHz  |
|                   | M                        | Feedback                                                                         | T-type             | 133      |     | 87  |     | 74  |     | 62.5 |      | 50  |      | 47.6 |      | 39  |      | MHz |      |
| $f_{MAX}$         | Maximum<br>Frequency     | Internal Feed                                                                    | D-type             | 182      |     | 133 |     | 100 |     | 76.9 |      | 69  |      | 66.6 |      | 53  |      | MHz |      |
|                   | 1                        | internal recu                                                                    | nack (ICNT)        | T-type   | 167 |     | 125 |     | 91  |      | 71.4 |     | 57   |      | 55.5 |     | 44   |     | MHz  |
|                   |                          | No Feedback 1/(t <sub>WL</sub> + t <sub>WH</sub>                                 |                    | •        | 200 |     | 167 |     | 100 |      | 83.3 |     | 83.3 |      | 83.3 |     | 66.7 |     | MHz  |
| t <sub>AR</sub>   | Asynchrono               | ous Reset to Re                                                                  | gistered Output    |          |     | 7.5 |     | 9.5 |     | 11   |      | 16  |      | 19.5 |      | 20  |      | 24  | ns   |
| t <sub>ARW</sub>  | Asynchrono               | ous Reset Widtl                                                                  | h (Note 2)         |          | 4.5 |     | 5   |     | 7.5 |      | 12   |     | 14.5 |      | 15   |     | 18   |     | ns   |
| t <sub>ARR</sub>  | Asynchrono               | ous Reset Reco                                                                   | very Time (Note    | 2)       | 4.5 |     | 5   |     | 7.5 |      | 8    |     | 10   |      | 10   |     | 12   |     | ns   |
| t <sub>AP</sub>   | Asynchrono               | ous Preset to R                                                                  | egistered Outpu    | t        |     | 7.5 |     | 9.5 |     | 11   |      | 16  |      | 19.5 |      | 20  |      | 24  | ns   |
| t <sub>APW</sub>  | Asynchrono               | ous Preset Wid                                                                   | th (Note 2)        |          | 4.5 |     | 5   |     | 7.5 |      | 12   |     | 14.5 |      | 15   |     | 18   |     | ns   |
| t <sub>APR</sub>  | Asynchrono               | ous Preset Reco                                                                  | overy Time (Not    | e 2)     | 4.5 |     | 5   |     | 7.5 |      | 8    |     | 10   |      | 10   |     | 12   |     | ns   |
| t <sub>EA</sub>   | Input, I/O,              | or Feedback to                                                                   | Output Enable      |          |     | 7.5 |     | 9.5 |     | 10   |      | 12  |      | 14.5 |      | 15  |      | 18  | ns   |
| t <sub>ER</sub>   | Input, I/O,              | uput, I/O, or Feedback to Output Enable uput, I/O, or Feedback to Output Disable |                    |          |     | 7.5 |     | 9.5 |     | 10   |      | 12  |      | 14.5 |      | 15  |      | 18  | ns   |
| t <sub>LP</sub>   | t <sub>PD</sub> Increase | Increase for Powered-down Macrocell (Not                                         |                    |          |     | 10  |     | 10  |     | 10   |      | 10  |      | 10   |      | 10  |      | 10  | ns   |
| t <sub>LPS</sub>  | t <sub>S</sub> Increase  | Increase for Powered-down Macrocell (Note 3                                      |                    |          |     | 7   |     | 7   |     | 7    |      | 7   |      | 7    |      | 7   |      | 7   | ns   |
| t <sub>LPCO</sub> | t <sub>CO</sub> Increase | e for Powered-                                                                   | l (Note 3)         |          | 3   |     | 3   |     | 3   |      | 3    |     | 3    |      | 3    |     | 3    | ns  |      |
| t <sub>LPEA</sub> | t <sub>EA</sub> Increase | e for Powered-                                                                   | down Macrocell     | (Note 3) |     | 10  |     | 10  |     | 10   |      | 10  |      | 10   |      | 10  |      | 10  | ns   |

- 1. See "Switching Test Circuit" in the General Information Section of the Vantis 1999 Data Book.
- 2. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where this parameter may be affected.
- 3. If a signal is powered-down, this parameter must be added to its respective high-speed parameter.



# MACH131 AND MACH131SP SWITCHING CHARACTERISTICS OVER OPERATING RANGES<sup>1</sup>

| Parameter         |                           |                                                                                                                        |                    |            | -   | 5   | -   | 7   | -1  | 10  | -1   | 2   | -1   | 4    | -1   | 15  | -1   | 18   |     |
|-------------------|---------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------|------------|-----|-----|-----|-----|-----|-----|------|-----|------|------|------|-----|------|------|-----|
| Symbol            |                           | Parameter I                                                                                                            |                    | Min        | Max | Min | Max | Min | Max | Min | Max  | Min | Max  | Min  | Max  | Min | Max  | Unit |     |
| t <sub>PD</sub>   | Input, I/O, o             | r Feedback to                                                                                                          | Output             |            | 5.5 |     | 7.5 |     | 10  |     | 12   |     | 14   |      | 15   |     | 18   | ns   |     |
|                   | Cotun Timo f              | rom Innut I/C                                                                                                          | ), or Feedback     | D-type     | 3.0 |     | 5.5 |     | 6.5 |     | 7    |     | 8.5  |      | 10   |     | 12   |      | ns  |
| ts                | Setup Inne i              | rom mput, 1/C                                                                                                          | o, or recuback     | T-type     | 3.5 |     | 6.5 |     | 7.5 |     | 8    |     | 10   |      | 11   |     | 13.5 |      | ns  |
| t <sub>H</sub>    | Hold Time                 |                                                                                                                        |                    |            | 0   |     | 0   |     | 0   |     | 0    |     | 0    |      | 0    |     | 0    |      | ns  |
| t <sub>CO</sub>   | Clock to Ou               | tput                                                                                                                   |                    |            |     | 4   |     | 5   |     | 6   |      | 8   |      | 10   |      | 10  |      | 12   | ns  |
| t <sub>WL</sub>   | Clock Width               |                                                                                                                        |                    | LOW        | 2.5 |     | 3   |     | 4   |     | 6    |     | 6    |      | 6    |     | 7.5  |      | ns  |
| t <sub>WH</sub>   | Clock Widdi               |                                                                                                                        |                    | HIGH       | 2.5 |     | 3   |     | 4   |     | 6    |     | 6    |      | 6    |     | 7.5  |      | ns  |
|                   |                           | External                                                                                                               | $1/(t_S + t_{CO})$ | D-type     | 143 |     | 95  |     | 80  |     | 66.7 |     | 54   |      | 50   |     | 42   |      | MHz |
|                   |                           | Feedback                                                                                                               | 1/(15 + 160)       | T-type     | 133 |     | 87  |     | 74  |     | 62.5 |     | 50   |      | 47.6 |     | 39   |      | MHz |
| f <sub>MAX</sub>  | Maximum                   | I                                                                                                                      |                    |            | 182 |     | 133 |     | 100 |     | 76.9 |     | 69   |      | 66.6 |     | 53   |      | MHz |
| TVIAA             | Frequency                 | uency Internal Feedback (f <sub>CNT</sub> )                                                                            |                    |            | 167 |     | 125 |     | 91  |     | 71.4 |     | 57   |      | 55.5 |     | 44   |      | MHz |
|                   |                           | $\begin{array}{ c c c c }\hline No & & 1/(t_{WL}+t_{WI}) \\\hline Feedback & & 1/(t_{WL}+t_{WI}) \\\hline \end{array}$ |                    |            | 200 |     | 167 |     | 125 |     | 83.3 |     | 83.3 |      | 83.3 |     | 66.7 |      | MHz |
| t <sub>AR</sub>   | Asynchrono                | us Reset to Re                                                                                                         | gistered Output    | i          |     | 8.5 |     | 9.5 |     | 11  |      | 16  |      | 19.5 |      | 20  |      | 24   | ns  |
| t <sub>ARW</sub>  | Asynchrono                | us Reset Widtl                                                                                                         | h (Note 2)         |            | 4.5 |     | 5   |     | 7.5 |     | 12   |     | 14.5 |      | 15   |     | 18   |      | ns  |
| t <sub>ARR</sub>  | Asynchrono                | us Reset Reco                                                                                                          | very Time (Note    | e 2)       | 4.5 |     | 5   |     | 7.5 |     | 8    |     | 10   |      | 10   |     | 12   |      | ns  |
| t <sub>AP</sub>   | Asynchrono                | us Preset to R                                                                                                         | egistered Outpu    | ıt         |     | 8.5 |     | 9.5 |     | 11  |      | 16  |      | 19.5 |      | 20  |      | 24   | ns  |
| t <sub>APW</sub>  | Asynchrono                | us Preset Wid                                                                                                          | th (Note 2)        |            | 4.5 |     | 5   |     | 7.5 |     | 12   |     | 14.5 |      | 15   |     | 18   |      | ns  |
| t <sub>APR</sub>  | Asynchrono                | us Preset Reco                                                                                                         | overy Time (Not    | te 2)      | 4.5 |     | 5   |     | 7.5 |     | 8    |     | 10   |      | 10   |     | 12   |      | ns  |
| t <sub>EA</sub>   | Input, I/O, o             | r Feedback to                                                                                                          | Output Enable      | !          |     | 7.5 |     | 9.5 |     | 10  |      | 12  |      | 14.5 |      | 15  |      | 18   | ns  |
| t <sub>ER</sub>   | Input, I/O, o             | nput, I/O, or Feedback to Output Enable<br>nput, I/O, or Feedback to Output Disable                                    |                    |            |     | 7.5 |     | 9.5 |     | 10  |      | 12  |      | 14.5 |      | 15  |      | 18   | ns  |
| t <sub>LP</sub>   | t <sub>PD</sub> Increase  | D Increase for Powered-Down Macrocell (Note                                                                            |                    |            |     |     |     | 10  |     | 10  |      | 10  |      | 10   |      | 10  |      | 10   | ns  |
| t <sub>LPS</sub>  | t <sub>S</sub> Increase f | ncrease for Powered-Down Macrocell (Note                                                                               |                    |            |     |     |     | 7   |     | 7   |      | 7   |      | 7    |      | 7   |      | 7    | ns  |
| t <sub>LPCO</sub> | t <sub>CO</sub> Increase  | for Powered-                                                                                                           | ll (Note 3)        |            | 3   |     | 3   |     | 3   |     | 3    |     | 3    |      | 3    |     | 3    | ns   |     |
| t <sub>LPEA</sub> | t <sub>EA</sub> Increase  | for Powered-                                                                                                           | Down Macrocel      | l (Note 3) |     | 10  |     | 10  |     | 10  |      | 10  |      | 10   |      | 10  |      | 10   | ns  |

- 1. See "Switching Test Circuit" in the General Information Section of the Vantis 1999 Data Book..
- 2. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where this parameter may be affected.
- 3. If a signal is powered down, this parameter must be added to its respective high-speed parameter.



# MACH211 AND MACH211SP SWITCHING CHARACTERISTICS OVER OPERATING RANGES 1

| Parameter          |                         |                                                                                                           |                               |         |     | 6   |                      | .7   | -                  | 10  | -1   | 12  | -1   | 4   | -1   | 15   | -                      | 18                   |      |
|--------------------|-------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------|---------|-----|-----|----------------------|------|--------------------|-----|------|-----|------|-----|------|------|------------------------|----------------------|------|
| Symbol             |                         | Parameter D                                                                                               | escription                    |         | Min | Max | Min                  | Max  | Min                | Max | Min  | Max | Min  | Max | Min  | Max  | Min                    | Max                  | Unit |
| t <sub>PD</sub>    | Input, I/O, o<br>Output | r Feedback to (                                                                                           | Combinatorial                 |         |     | 6   |                      | 7.5  |                    | 10  |      | 12  |      | 14  |      | 15   |                        | 18                   | ns   |
| to                 | Setup Time f            | rom Input, I/O                                                                                            | , or Feedback                 | D-type  | 5   |     | 5.5                  |      | 6.5                |     | 7    |     | 8.5  |     | 10   |      | 12                     |                      | ns   |
| ts                 | to Clock                |                                                                                                           |                               | T-type  | 5.5 |     | 6.5                  |      | 7.5                |     | 8    |     | 10   |     | 11   |      | 13.5                   |                      | ns   |
| t <sub>H</sub>     | Register Dat            | a Hold Time                                                                                               |                               |         | 0   |     | 0                    |      | 0                  |     | 0    |     | 0    |     | 0    |      | 0                      |                      | ns   |
| $t_{CO}$           | Clock to Out            | put                                                                                                       |                               |         |     | 4   |                      | 4.5  |                    | 6   |      | 8   |      | 10  |      | 10   |                        | 12                   | ns   |
| $t_{WL}$           | Clock Width             |                                                                                                           |                               | LOW     | 2.5 |     | 3                    |      | 5                  |     | 6    |     | 6    |     | 6    |      | 7.5                    |                      | ns   |
| t <sub>WH</sub>    | CIOCK WIGHT             |                                                                                                           |                               | HIGH    | 2.5 |     | 3                    |      | 5                  |     | 6    |     | 6    |     | 6    |      | 7.5                    |                      | ns   |
|                    |                         | External                                                                                                  | $1/(t_{S} + t_{CO})$          | D-type  | 111 |     | 100                  |      | 80                 |     | 66.7 |     | 54   |     | 50   |      | 42                     |                      | MHz  |
|                    | Maximum                 | Feedback                                                                                                  | 17 (5 - 40)                   | T-type  | 105 |     | 91                   |      | 74                 |     | 62.5 |     | 50   |     | 47.6 |      | 39                     |                      | MHz  |
| $f_{MAX}$          | Frequency               | Internal Feed                                                                                             | back (f <sub>CNT</sub> )      | D-type  | 166 |     | 133                  |      | 100                |     | 83.3 |     | 69   |     | 66.6 |      | 55.6                   |                      | MHz  |
|                    |                         |                                                                                                           | 1                             | T-type  | 150 |     | 125                  |      | 91                 |     | 76.9 |     | 62.5 |     | 62.5 |      | 51.3                   |                      | MHz  |
|                    |                         | No Feedback                                                                                               | 112 111                       |         | 200 |     | 167                  |      | 100                |     | 83.3 |     | 83.3 |     | 83.3 |      | 66.7                   |                      | MHz  |
| t <sub>SL</sub>    | <u> </u>                | •                                                                                                         | , or Feedback t               | to Gate | 5   |     | 5.5                  |      | 6.5                |     | 7    |     | 8.5  |     | 10   |      | 12                     |                      | ns   |
| t <sub>HL</sub>    | Latch Data F            | Iold Time                                                                                                 |                               |         | 0   |     | 0                    |      | 0                  |     | 0    |     | 0    |     | 0    |      | 0                      |                      | ns   |
| $t_{GO}$           | Gate to Outp            | ut                                                                                                        |                               |         | 7   |     | 7<br>7.5<br>(note 4) |      | 7<br>8<br>(note 5) |     | 10   |     | 11   |     | 11   |      | 13<br>(note 6)<br>13.5 | ns                   |      |
| t <sub>GWL</sub>   | Gate Width I            | nte Width LOW put, I/O, or Feedback to Output Through                                                     |                               |         |     |     | 3                    |      | 5                  |     | 6    |     | 6    |     | 6    |      | 7.5                    |                      | ns   |
| t <sub>PDL</sub>   |                         | r Feedback to (<br>Input or Outpu                                                                         | h                             |         | 9   |     | 9.5                  |      | 12                 |     | 14   |     | 17   |     | 17   |      | 20<br>(note 6)<br>20.5 | ns                   |      |
| t <sub>SIR</sub>   | Input Regist            | er Setup Time                                                                                             |                               |         | 1.5 |     | 2                    |      | 2                  |     | 2    |     | 2    |     | 2    |      | 2.5                    |                      | ns   |
| t <sub>HIR</sub>   | Input Regist            | er Hold Time                                                                                              |                               |         | 1.5 |     | 2                    |      | 2                  |     | 2    |     | 2.5  |     | 2.5  |      | 3.5                    |                      | ns   |
| t <sub>ICO</sub>   | Input Regist            | er Clock to Con                                                                                           | nbinatorial Out               | put     |     | 10  |                      | 11   |                    | 13  |      | 15  |      | 18  |      | 18   |                        | 20<br>(note 6)<br>22 | ns   |
|                    | Input Regist            | er Clock to Out                                                                                           | put Register                  | D-type  | 8   |     | 9                    |      | 10                 |     | 12   |     | 14.5 |     | 15   |      | 18                     |                      | ns   |
| t <sub>ICS</sub>   | Setup                   |                                                                                                           |                               | T-type  | 9   |     | 10                   |      | 11                 |     | 13   |     | 16   |     | 16   |      | 19.5                   |                      | ns   |
| t <sub>WICL</sub>  | Input Regist            | er                                                                                                        |                               | LOW     | 2.5 |     | 3                    |      | 5                  |     | 6    |     | 6    |     | 6    |      | 7.5                    |                      | ns   |
| t <sub>WICH</sub>  | Clock Width             |                                                                                                           |                               | HIGH    | 2.5 |     | 3                    |      | 5                  |     | 6    |     | 6    |     | 6    |      | 7.5                    |                      | ns   |
| f <sub>MAXIR</sub> | Maximum Ir<br>Frequency | put Register                                                                                              | $1/(t_{WICL} + t_{W})$        | лсн)    | 200 |     | 167                  |      | 100                |     | 83.3 |     | 83.3 |     | 83.3 |      | 66.7                   |                      | MHz  |
| t <sub>SIL</sub>   | Input Latch             | Setup Time                                                                                                | •                             |         | 1.5 |     | 2                    |      | 2                  |     | 2    |     | 2    |     | 2    |      | 2.5                    |                      | ns   |
| t <sub>HIL</sub>   | Input Latch             | Hold Time                                                                                                 |                               |         | 1.5 |     | 2                    |      | 2                  |     | 2    |     | 2.5  |     | 2.5  |      | 3.5                    |                      | ns   |
| t <sub>IGO</sub>   | Input Latch             | Gate to Combin                                                                                            | atorial Output                |         |     | 12  |                      | 12   |                    | 14  |      | 17  |      | 20  |      | 20   |                        | 24                   | ns   |
| t <sub>IGOL</sub>  |                         | Input Latch Gate to Combinatorial Output<br>Input Latch Gate to Output Through Transparen<br>Output Latch |                               |         |     |     |                      | 14   |                    | 16  |      | 19  |      | 22  |      | 22   |                        | 26.5                 | ns   |
| t <sub>SLL</sub>   |                         | rom Input, I/O<br>Input Latch to                                                                          |                               | 7       |     | 7.5 |                      | 8.5  |                    | 9   |      | 11  |      | 12  |      | 14.5 |                        | ns                   |      |
| t <sub>IGS</sub>   | Input Latch             | Gate to Output                                                                                            | Latch Setup                   |         | 9   |     | 10                   |      | 11                 |     | 13   |     | 16   |     | 16   |      | 19.5                   |                      | ns   |
| t <sub>WIGL</sub>  | Input Latch             | t Latch Gate to Output Latch Setup<br>t Latch Gate Width LOW                                              |                               |         |     |     | 3                    |      | 5                  |     | 6    |     | 6    |     | 6    |      | 7.5                    |                      | ns   |
| t <sub>PDLL</sub>  |                         | r Feedback to (<br>Input and Outp                                                                         | Output Through<br>put Latches | h       |     | 12  |                      | 12.5 |                    | 14  |      | 16  |      | 19  |      | 19   |                        | 23                   | ns   |



# MACH211 AND MACH211SP (CONTINUED) SWITCHING CHARACTERISTICS OVER OPERATING RANGES 1

| Parameter         |                                                              | -   | 6   | -   | 7   | -   | 10  | -1  | 12  | -1   | 14   | -1  | 15  | -   | 18  |      |
|-------------------|--------------------------------------------------------------|-----|-----|-----|-----|-----|-----|-----|-----|------|------|-----|-----|-----|-----|------|
| Symbol            | Parameter Description                                        | Min | Max | Min | Max | Min | Max | Min | Max | Min  | Max  | Min | Max | Min | Max | Unit |
| t <sub>AR</sub>   | Asynchronous Reset to Registered or Latched<br>Output        |     | 9   |     | 9.5 |     | 15  |     | 16  |      | 19.5 |     | 20  |     | 24  | ns   |
| t <sub>ARW</sub>  | Asynchronous Reset Width (Note 2)                            | 4   |     | 5   |     | 10  |     | 12  |     | 14.5 |      | 15  |     | 18  |     | ns   |
| t <sub>ARR</sub>  | Asynchronous Reset Recovery Time (Note 2)                    | 4   |     | 5   |     | 10  |     | 10  |     | 10   |      | 10  |     | 12  |     | ns   |
| t <sub>AP</sub>   | Asynchronous Preset to Registered or Latched<br>Output       |     | 9   |     | 9.5 |     | 15  |     | 16  |      | 19.5 |     | 20  |     | 24  | ns   |
| t <sub>APW</sub>  | Asynchronous Preset Width (Note 2)                           | 4   |     | 5   |     | 10  |     | 12  |     | 14.5 |      | 15  |     | 18  |     | ns   |
| t <sub>APR</sub>  | Asynchronous Preset Recovery Time (Note 2)                   | 4   |     | 5   |     | 10  |     | 10  |     | 10   |      | 10  |     | 12  |     | ns   |
| t <sub>EA</sub>   | Input, I/O, or Feedback to Output Enable                     |     | 9   |     | 9.5 |     | 10  |     | 12  |      | 14   |     | 15  |     | 18  | ns   |
| t <sub>ER</sub>   | Input, I/O, or Feedback to Output Disable                    |     | 9   |     | 9.5 |     | 10  |     | 12  |      | 14   |     | 15  |     | 18  | ns   |
| t <sub>LP</sub>   | t <sub>PD</sub> Increase for Powered-down Macrocell (Note 3) |     | 10  |     | 10  |     | 10  |     | 10  |      | 10   |     | 10  |     | 10  | ns   |
| t <sub>LPS</sub>  | t <sub>S</sub> Increase for Powered-down Macrocell (Note 3)  |     | 10  |     | 10  |     | 10  |     | 10  |      | 10   |     | 10  |     | 10  | ns   |
| t <sub>LPCO</sub> | t <sub>CO</sub> Increase for Powered-down Macrocell (Note 3) |     | 0   |     | 0   |     | 0   |     | 0   |      | 0    |     | 0   |     | 0   | ns   |
| t <sub>LPEA</sub> | t <sub>EA</sub> Increase for Powered-down Macrocell (Note 3) |     | 10  |     | 10  |     | 10  |     | 10  |      | 10   |     | 10  |     | 10  | ns   |

- 1. See "Switching Test Circuit" in the General Information Section of the Vantis 1999 Data Book.
- 2. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where this parameter may be affected.
- 3. If a signal is powered-down, this parameter must be added to its respective high-speed parameter.
- 4.  $MACH211 t_{GO} = 7 \text{ ns. } MACH211SP t_{GO} = 7.5 \text{ ns.}$
- 5. MACH211, commercial  $t_{GO} = 7$  ns.
- 6. The faster -18  $t_{GO}$ ,  $t_{PDL}$ ,  $t_{ICO}$ , apply to MACH211 only, not MACH211SP.



# MACH221 and MACH221SP SWITCHING CHARACTERISTICS OVER OPERATING RANGES 1

| Parameter          |                                      |                                                                                                    |                                                   |           | -   | 7    | -1  | 10       | -1   | 12   | -1   | 14   | -1   | 15  | -1   | 18   |      |
|--------------------|--------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------|-----|------|-----|----------|------|------|------|------|------|-----|------|------|------|
| Symbol             | F                                    | Parameter De                                                                                       | escription                                        |           | Min | Max  | Min | Max      | Min  | Max  | Min  | Max  | Min  | Max | Min  | Max  | Unit |
| t <sub>PD</sub>    | Input, I/O, or Fe                    | edback to Con                                                                                      | nbinatorial Outp                                  | ut        |     | 7.5  |     | 10       |      | 12   |      | 14   |      | 15  |      | 18   | ns   |
| t                  | Setup Time from                      | Input, I/O, or                                                                                     | Feedback to                                       | D-type    | 5.5 |      | 6.5 |          | 7    |      | 8.5  |      | 10   |     | 12   |      | ns   |
| 's                 | Clock                                |                                                                                                    |                                                   | T-type    | 6.5 |      | 7.5 |          | 8    |      | 10   |      | 11   |     | 13.5 |      | ns   |
| t <sub>H</sub>     | Register Data Ho                     | old Time                                                                                           |                                                   |           | 0   |      | 0   |          | 0    |      | 0    |      | 0    |     | 0    |      | ns   |
| $t_{CO}$           | Clock to Output                      |                                                                                                    |                                                   | 1         |     | 5    |     | 6        |      | 8    |      | 10   |      | 10  |      | 12   | ns   |
| t <sub>WL</sub>    | - Clock Width                        |                                                                                                    |                                                   | LOW       | 3   |      | 5   |          | 6    |      | 6    |      | 6    |     | 7.5  |      | ns   |
| t <sub>WH</sub>    |                                      |                                                                                                    |                                                   | HIGH      | 3   |      | 5   |          | 6    |      | 6    |      | 6    |     | 7.5  |      | ns   |
|                    |                                      | External                                                                                           | $1/(t_{\rm S} + t_{\rm CO})$                      | D-type    | 95  |      | 80  |          | 66.7 |      | 54   |      | 50   |     | 42   |      | MHz  |
| •                  | Maximum                              | Feedback                                                                                           | \3 00                                             | T-type    | 87  |      | 74  |          | 62.5 |      | 50   |      | 47.6 |     | 39   |      | MHz  |
| f <sub>MAX</sub>   | Frequency                            | Internal Feed                                                                                      | lback (f <sub>CNT</sub> )                         | D-type    | 133 |      | 100 |          | 83.3 |      | 69   |      | 66.6 |     | 55.6 |      | MHz  |
|                    |                                      | N P II I                                                                                           | 1//                                               | T-type    | 125 |      | 91  |          | 76.9 |      | 62.5 |      | 62.5 |     | 51.3 |      | MHz  |
|                    | C . To C                             |                                                                                                    | $\frac{1/(t_{WL} + t_{WH})}{1/(t_{WL} + t_{WH})}$ |           | 167 |      | 100 |          | 83.3 |      | 83.3 |      | 83.3 |     | 66.7 |      | MHz  |
| t <sub>SL</sub>    | Setup Time from                      |                                                                                                    | Feedback to Ga                                    | te        | 5.5 |      | 6.5 |          | 7    |      | 8.5  |      | 10   |     | 12   |      | ns   |
| t <sub>HL</sub>    | Latch Data Hold                      | Time                                                                                               |                                                   |           | 0   |      | 0   | 7        | 0    |      | 0    |      | 0    |     | 0    |      | ns   |
| t <sub>GO</sub>    | Gate to Output                       |                                                                                                    |                                                   |           |     | 7    |     | (note 2) |      | 10   |      | 11   |      | 11  |      | 13.5 | ns   |
| $t_{GWL}$          | Gate Width LOW                       | ,                                                                                                  |                                                   |           | 3   |      | 5   |          | 6    |      | 6    |      | 6    |     | 7.5  |      | ns   |
| t <sub>PDL</sub>   | Input, I/O, or Fe<br>Input or Output |                                                                                                    | nsparent                                          |           | 9.5 |      | 12  |          | 14   |      | 17   |      | 17   |     | 20.5 | ns   |      |
| t <sub>SIR</sub>   | Input Register So                    | etup Time                                                                                          |                                                   | 2         |     | 2    |     | 2        |      | 2    |      | 2    |      | 2.5 |      | ns   |      |
| t <sub>HIR</sub>   | Input Register H                     | out Register Setup Time<br>out Register Hold Time                                                  |                                                   |           |     |      | 2   |          | 2    |      | 2.5  |      | 2.5  |     | 3.5  |      | ns   |
| t <sub>ICO</sub>   | Input Register C                     | lock to Combin                                                                                     | natorial Output                                   |           |     | 11   |     | 13       |      | 15   |      | 18   |      | 18  |      | 22   | ns   |
| t                  | Input Register C                     | lock to Output                                                                                     | Pagistar Catun                                    | D-type    | 9   |      | 10  |          | 12   |      | 14.5 |      | 15   |     | 18   |      | ns   |
| t <sub>ICS</sub>   | input negister c                     | lock to output                                                                                     | Register Setup                                    | T-type    | 10  |      | 11  |          | 13   |      | 16   |      | 16   |     | 19.5 |      | ns   |
| t <sub>WICL</sub>  | Input Register                       |                                                                                                    |                                                   | LOW       | 3   |      | 5   |          | 6    |      | 6    |      | 6    |     | 7.5  |      | ns   |
| twich              | Clock Width                          |                                                                                                    |                                                   | HIGH      | 3   |      | 5   |          | 6    |      | 6    |      | 6    |     | 7.5  |      | ns   |
| f <sub>MAXIR</sub> | Maximum Input<br>Frequency           | Register                                                                                           | $1/(t_{WICL} + t_{WIC})$                          | CH)       | 167 |      | 100 |          | 83.3 |      | 83.3 |      | 83.3 |     | 66.7 |      | MHz  |
| $t_{SIL}$          | Input Latch Setu                     | p Time                                                                                             |                                                   |           | 2   |      | 2   |          | 2    |      | 2    |      | 2    |     | 2.5  |      | ns   |
| t <sub>HIL</sub>   | Input Latch Holo                     | l Time                                                                                             |                                                   |           | 2   |      | 2   |          | 2    |      | 2.5  |      | 2.5  |     | 3.5  |      | ns   |
| t <sub>IGO</sub>   | Input Latch Gate                     | to Combinato                                                                                       | rial Output                                       |           |     | 12   |     | 14       |      | 17   |      | 20   |      | 20  |      | 24   | ns   |
| t <sub>IGOL</sub>  | Input Latch Gate<br>Latch            | to Output Thr                                                                                      | ough Transpare                                    | nt Output |     | 14   |     | 16       |      | 19   |      | 22   |      | 22  |      | 26.5 | ns   |
| t <sub>SLL</sub>   | Setup Time from<br>Transparent Inp   |                                                                                                    |                                                   | ugh       | 7.5 |      | 8.5 |          | 9    |      | 11   |      | 12   |     | 14.5 |      | ns   |
| t <sub>IGS</sub>   | Input Latch Gate                     | to Output Late                                                                                     | ch Setup                                          |           | 10  |      | 11  |          | 13   |      | 16   |      | 16   |     | 19.5 |      | ns   |
| t <sub>WIGL</sub>  | Input Latch Gate                     | Width LOW                                                                                          |                                                   |           | 3   |      | 5   |          | 6    |      | 6    |      | 6    |     | 7.5  |      | ns   |
| t <sub>PDLL</sub>  | Input, I/O, or Fe                    | nt Latch Gate Width LOW<br>nt, I/O, or Feedback to Output Through Transpa<br>nt and Output Latches |                                                   |           |     | 11.5 |     | 14       |      | 16   |      | 19   |      | 19  |      | 23   | ns   |
| t <sub>AR</sub>    | Asynchronous R                       |                                                                                                    | red or Latched (                                  | Output    |     | 9.5  |     | 15       |      | 16   |      | 19.5 |      | 20  |      | 24   | ns   |
| t <sub>ARW</sub>   | Asynchronous R                       |                                                                                                    | •                                                 | 5         |     | 10   |     | 12       |      | 14.5 |      | 15   |      | 18  |      | ns   |      |
| t <sub>ARR</sub>   | Asynchronous R                       |                                                                                                    |                                                   |           | 5   |      | 8   |          | 10   |      | 10   |      | 10   |     | 12   |      | ns   |
| t <sub>AP</sub>    | Asynchronous P                       |                                                                                                    |                                                   | Output    |     | 9.5  |     | 15       |      | 16   |      | 19.5 |      | 20  |      | 24   | ns   |



# MACH221 and MACH221SP (CONTINUED) SWITCHING CHARACTERISTICS OVER OPERATING RANGES 1

| Parameter         |                                                              | -   | 7   | -1  | 0   | -1  | 12  | -1   | 14  | -1  | 15  | -1  | 18  |      |
|-------------------|--------------------------------------------------------------|-----|-----|-----|-----|-----|-----|------|-----|-----|-----|-----|-----|------|
| Symbol            | Parameter Description                                        | Min | Max | Min | Max | Min | Max | Min  | Max | Min | Max | Min | Max | Unit |
| t <sub>APW</sub>  | Asynchronous Preset Width (Note 3)                           | 5   |     | 10  |     | 12  |     | 14.5 |     | 15  |     | 18  |     | ns   |
| t <sub>APR</sub>  | Asynchronous Preset Recovery Time (Note 3)                   | 5   |     | 8   |     | 10  |     | 10   |     | 10  |     | 12  |     | ns   |
| t <sub>EA</sub>   | Input, I/O, or Feedback to Output Enable                     |     | 9.5 |     | 12  |     | 12  |      | 14  |     | 15  |     | 18  | ns   |
| t <sub>ER</sub>   | Input, I/O, or Feedback to Output Disable                    |     | 9.5 |     | 12  |     | 12  |      | 14  |     | 15  |     | 18  | ns   |
| t <sub>LP</sub>   | t <sub>PD</sub> Increase for Powered-down Macrocell (Note 4) |     | 10  |     | 10  |     | 10  |      | 10  |     | 10  |     | 10  | ns   |
| t <sub>LPS</sub>  | t <sub>S</sub> Increase for Powered-down Macrocell (Note 4)  |     | 10  |     | 10  |     | 10  |      | 10  |     | 10  |     | 10  | ns   |
| t <sub>LPCO</sub> | t <sub>CO</sub> Increase for Powered-down Macrocell (Note 4) |     | 0   |     | 0   |     | 0   |      | 0   |     | 0   |     | 0   | ns   |
| t <sub>LPEA</sub> | t <sub>EA</sub> Increase for Powered-down Macrocell (Note 4) |     | 10  |     | 10  |     | 10  |      | 10  |     | 10  |     | 10  | ns   |

- 1. See "Switching Test Circuits" in the General Information section of the Vantis 1999 Data Book.
- 2.  $MACH221 t_{GO} = 7 \text{ ns. } MACH221SP t_{GO} = 8 \text{ ns.}$
- 3. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where this parameter may be affected.
- 4. If a signal is powered-down, this parameter must be added to its respective high-speed parameter.



# MACH231 AND MACH231SP SWITCHING CHARACTERISTICS OVER OPERATING RANGES 1

| Parameter          |                               |                                |                                  |         | -   | 6   | -   | 7   | -1  | 10   | -1   | 2    | -1   | 4   | -1   | 15  | -1   | 18   |      |
|--------------------|-------------------------------|--------------------------------|----------------------------------|---------|-----|-----|-----|-----|-----|------|------|------|------|-----|------|-----|------|------|------|
| Symbol             | ı                             | Parameter D                    | Description                      |         | Min | Max | Min | Max | Min | Max  | Min  | Max  | Min  | Max | Min  | Max | Min  | Max  | Unit |
| t <sub>PD</sub>    | Input, I/O, o                 | r Feedback to                  | Combinatorial                    | Output  |     | 6   |     | 7.5 |     | 10   |      | 12   |      | 14  |      | 15  |      | 18   | ns   |
| t <sub>S</sub>     |                               | rom Input, I/O                 | , or Feedback                    | D-type  | 5   |     | 5.5 |     | 6.5 |      | 7    |      | 8.5  |     | 10   |     | 12   |      | ns   |
| 3                  | to Clock                      |                                |                                  | T-type  | 6   |     | 6.5 |     | 7.5 |      | 8    |      | 10   |     | 11   |     | 13.5 |      | ns   |
| t <sub>H</sub>     | Register Data                 | a Hold Time                    |                                  |         | 0   |     | 0   |     | 0   |      | 0    |      | 0    |     | 0    |     | 0    |      | ns   |
| t <sub>CO</sub>    | Clock to Out                  | put                            | 1                                |         |     | 4   |     | 5   |     | 6.5  |      | 8    |      | 10  |      | 10  |      | 12   | ns   |
| $t_{WL}$           | Clock Width                   |                                |                                  | LOW     | 2.5 |     | 3   |     | 4   |      | 6    |      | 6    |     | 6    |     | 7.5  |      | ns   |
| t <sub>WH</sub>    | CIOCK WIGHT                   |                                |                                  | HIGH    | 2.5 |     | 3   |     | 4   |      | 6    |      | 6    |     | 6    |     | 7.5  |      | ns   |
|                    |                               | External                       | $1/(t_{\rm S}+t_{\rm CO})$       | D-type  | 111 |     | 95  |     | 77  |      | 66.7 |      | 54   |     | 50   |     | 42   |      | MHz  |
|                    |                               | Feedback                       | - (3 - (0)                       | T-type  | 100 |     | 87  |     | 72  |      | 62.5 |      | 50   |     | 47.6 |     | 39   |      | MHz  |
| $f_{MAX}$          | Maximum<br>Frequency          | Internal Feed                  | dback (f <sub>CNT</sub> )        | D-type  | 166 |     | 133 |     | 100 |      | 83.3 |      | 69   |     | 66.6 |     | 55.6 |      | MHz  |
|                    | requency                      |                                | I                                | T-type  | 150 |     | 125 |     | 91  |      | 76.9 |      | 62.5 |     | 62.5 |     | 51.3 |      | MHz  |
|                    |                               | No<br>Feedback                 | $1/(t_{\rm WL}+t_{\rm WH})$      | l       | 200 |     | 167 |     | 125 |      | 83.3 |      | 83.3 |     | 83.3 |     | 66.7 |      | MHz  |
| $t_{\rm SL}$       | Setup Time f                  | rom Input, I/C                 | ), or Feedback                   | to Gate | 5   |     | 5.5 |     | 6.5 |      | 7    |      | 8.5  |     | 10   |     | 12   |      | ns   |
| t <sub>HL</sub>    | Latch Data H                  | fold Time                      |                                  |         | 0   |     | 0   |     | 0   |      | 0    |      | 0    |     | 0    |     | 0    |      | ns   |
| $t_{GO}$           | Gate to Outp                  | ut                             |                                  |         |     | 5   |     | 6   |     | 7.5  |      | 8.5  |      | 11  |      | 11  |      | 13.5 | ns   |
| $t_{GWL}$          | Gate Width I                  | .OW                            |                                  |         | 2   |     | 3   |     | 4   |      | 6    |      | 6    |     | 6    |     | 7.5  |      | ns   |
| t <sub>PDL</sub>   |                               | r Feedback to<br>Input or Outp | Output Throug<br>ut Latch        | jh      |     | 9   |     | 9.5 |     | 14   |      | 14.5 |      | 17  |      | 17  |      | 20.5 | ns   |
| t <sub>SIR</sub>   | Input Registe                 | er Setup Time                  |                                  |         | 1.5 |     | 2   |     | 2   |      | 2    |      | 2    |     | 2    |     | 2.5  |      | ns   |
| t <sub>HIR</sub>   | Input Registe                 | er Hold Time                   |                                  |         | 1.5 |     | 2   |     | 2.5 |      | 2.5  |      | 2.5  |     | 2.5  |     | 3.5  |      | ns   |
| t <sub>ICO</sub>   | Input Registe                 | er Clock to Co                 | mbinatorial Ou                   | tput    |     | 10  |     | 11  |     | 15.5 |      | 16   |      | 18  |      | 18  |      | 22   | ns   |
| trac               | Input Registe                 | er Clock to ou                 | tput Register                    | D-type  | 8   |     | 9   |     | 11  |      | 12   |      | 14.5 |     | 15   |     | 18   |      | ns   |
| t <sub>ICS</sub>   | Setup                         |                                |                                  | T-type  | 9   |     | 10  |     | 12  |      | 13   |      | 16   |     | 16   |     | 19.5 |      | ns   |
| t <sub>WICL</sub>  | Input Registe                 | er                             |                                  | LOW     | 2.5 |     | 3   |     | 4   |      | 6    |      | 6    |     | 6    |     | 7.5  |      | ns   |
| t <sub>WICH</sub>  | Clock Width                   |                                |                                  | HIGH    | 2.5 |     | 3   |     | 4   |      | 6    |      | 6    |     | 6    |     | 7.5  |      | ns   |
| f <sub>MAXIR</sub> | Maximum In                    | put Register F                 | requency                         |         | 200 |     | 167 |     | 125 |      | 83.3 |      | 83.3 |     | 83.3 |     | 66.7 |      | MHz  |
| t <sub>SIL</sub>   | Input Latch S                 | Setup Time                     |                                  |         | 1.5 |     | 2   |     | 2   |      | 2.5  |      | 2.5  |     | 2.5  |     | 2.5  |      | ns   |
| t <sub>HIL</sub>   | Input Latch l                 | Hold Time                      |                                  |         | 1.5 |     | 2   |     | 2.5 |      | 3    |      | 3    |     | 3    |     | 3.5  |      | ns   |
| t <sub>IGO</sub>   | Input Latch (                 | Gate to Combi                  | natorial Output                  |         |     | 11  |     | 12  |     | 17   |      | 17   |      | 20  |      | 20  |      | 24   | ns   |
| t <sub>IGOL</sub>  | Input Latch (<br>Output Latch |                                | Through Trans                    | sparent |     | 13  |     | 14  |     | 18   |      | 19.5 |      | 22  |      | 22  |      | 26.5 | ns   |
| t <sub>SIL</sub>   |                               |                                | ), or Feedback<br>Output Latch ( |         | 7   |     | 7.5 |     | 10  |      | 10.5 |      | 11   |     | 12   |     | 14.5 |      | ns   |
| t <sub>IGS</sub>   | Input Latch (                 | Gate to Output                 | Latch Setup                      |         | 9   |     | 10  |     | 11  |      | 13.5 |      | 16   |     | 16   |     | 19.5 |      | ns   |



# MACH231 AND MACH231SP (CONTINUED) SWITCHING CHARACTERISTICS OVER OPERATING RANGES 1

| Parameter         |                                                                                   | -   | 6   | -   | 7    | -1  | 0   | -1  | 12  | -1   | 14   | -1  | 15  | -1  | 18  |      |
|-------------------|-----------------------------------------------------------------------------------|-----|-----|-----|------|-----|-----|-----|-----|------|------|-----|-----|-----|-----|------|
| Symbol            | Parameter Description                                                             | Min | Max | Min | Max  | Min | Max | Min | Max | Min  | Max  | Min | Max | Min | Max | Unit |
| t <sub>WIGL</sub> | Input Latch Gate Width LOW                                                        | 2   |     | 3   |      | 4   |     | 6   |     | 6    |      | 6   |     | 7.5 |     | ns   |
| t <sub>PDIL</sub> | Input, I/O, or Feedback to Output Through<br>Transparent Input and Output Latches |     | 11  |     | 12.5 |     | 16  |     | 17  |      | 19   |     | 19  |     | 23  | ns   |
| t <sub>AR</sub>   | Asynchronous Reset to Registered or Latched<br>Output                             |     | 9   |     | 9.5  |     | 13  |     | 16  |      | 19.5 |     | 20  |     | 24  | ns   |
| t <sub>ARW</sub>  | Asynchronous Reset Width (Note 2)                                                 | 4   |     | 5   |      | 10  |     | 12  |     | 14.5 |      | 15  |     | 18  |     | ns   |
| t <sub>ARR</sub>  | Asynchronous Reset Recovery Time (Note 2)                                         | 4   |     | 5   |      | 7.5 |     | 8   |     | 10   |      | 10  |     | 12  |     | ns   |
| t <sub>AP</sub>   | Asynchronous Preset to Registered or Latched<br>Output                            |     | 9   |     | 9.5  |     | 13  |     | 16  |      | 19.5 |     | 20  |     | 24  | ns   |
| t <sub>APW</sub>  | Asynchronous Preset Width (Note 2)                                                | 4   |     | 5   |      | 10  |     | 12  |     | 14.5 |      | 15  |     | 18  |     | ns   |
| t <sub>APR</sub>  | Asynchronous Preset Recovery Time (Note 2)                                        | 4   |     | 5   |      | 7.5 |     | 8   |     | 10   |      | 10  |     | 12  |     | ns   |
| t <sub>EA</sub>   | Input, I/O, or Feedback to Output Enable                                          |     | 9   |     | 9.5  |     | 10  |     | 12  |      | 15   |     | 15  |     | 18  | ns   |
| t <sub>ER</sub>   | Input, I/O, or Feedback to Output Disable                                         |     | 9   |     | 9.5  |     | 10  |     | 12  |      | 15   |     | 15  |     | 18  | ns   |
| t <sub>LP</sub>   | t <sub>PD</sub> Increase for Powered-down Macrocell (Note 3)                      |     | 9   |     | 10   |     | 10  |     | 10  |      | 10   |     | 10  |     | 10  | ns   |
| t <sub>LPS</sub>  | t <sub>S</sub> Increase for Powered-down Macrocell (Note 3)                       |     | 6   |     | 7    |     | 7   |     | 7   |      | 7    |     | 7   |     | 7   | ns   |
| t <sub>LPCO</sub> | t <sub>CO</sub> Increase for Powered-down Macrocell (Note 3)                      |     | 0   |     | 0    |     | 0   |     | 0   |      | 0    |     | 0   |     | 0   | ns   |
| t <sub>LPEA</sub> | t <sub>EA</sub> Increase for Powered-down Macrocell (Note 3)                      |     | 9   |     | 10   |     | 10  |     | 10  |      | 10   |     | 10  |     | 10  | ns   |

#### Notes:

- 1. See "Switching Test Circuit" in the General Information section of the Vantis 1999 Data Book.
- 2. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where this parameter may be affected.
- 3. If a signal is powered-down, this parameter must be added to its respective high-speed parameter.

# CAPACITANCE 1

| Parameter Symbol | Parameter Description | Test Conditions  |                                           | Тур | Unit |  |
|------------------|-----------------------|------------------|-------------------------------------------|-----|------|--|
| C <sub>IN</sub>  | Input Capacitance     | $V_{IN} = 2.0V$  | $V_{CC} = 5.0V$                           | 6   | pF   |  |
| C <sub>OUT</sub> | Output Capacitance    | $V_{OUT} = 2.0V$ | $T_{A} = 25^{\circ}C$ $f = 1 \text{ MHz}$ | 8   | pF   |  |

#### Note:

1. These parameters are not 100% tested, but are calculated at initial characterization and at any time the design is modified where these parameters may be affected.



# I<sub>CC</sub> vs. FREQUENCY

These curves represent the typical power consumption for a particular device at system frequency. The selected "typical" pattern is a 16-bit up-down counter. This pattern fills the device and exercises every macrocell. Maximum frequency shown uses internal feedback and a D-type register.



Frequency (MHz)

Frequency (MHz)



Table 12. I<sub>CC</sub>

| Device                     | Parameter Symbol | Parameter<br>Description | Test Description                                                                                       | Тур | Unit |
|----------------------------|------------------|--------------------------|--------------------------------------------------------------------------------------------------------|-----|------|
| MACH111(SP)<br>MACH211(SP) |                  |                          |                                                                                                        | 40  |      |
| MACH221(SP)                | I <sub>CC</sub>  | Supply Current (Static)  | $\begin{split} V_{CC} &= 5 \text{V}, \\ T_A &= 25 ^{\circ}\text{C}, \\ f &= 0 \text{ MHz} \end{split}$ | 70  | mA   |
| MACH131(SP)                |                  |                          |                                                                                                        | 75  |      |
| MACH231SP                  |                  |                          |                                                                                                        | 80  |      |
| MACH231                    |                  |                          |                                                                                                        | 135 |      |
| MACH111(SP)<br>MACH211(SP) |                  | Supply Current (Active)  | $V_{CC} = 5V,$ $T_A = 25^{\circ}C,$ $f = 1 \text{ MHz}$                                                | 45  |      |
| MACH221(SP)                |                  |                          |                                                                                                        | 75  |      |
| MACH131(SP)                |                  |                          |                                                                                                        | 80  |      |
| MACH231SP                  |                  |                          |                                                                                                        | 100 |      |
| MACH231                    |                  |                          |                                                                                                        | 150 |      |



# 44- PIN PLCC CONNECTION DIAGRAM (MACH111-5/7/10/12/15 AND MACH111SP-5/7/10/12/15)

**Top View** 

#### 44-Pin PLCC



# **PIN DESIGNATIONS**

TDI CLK/I = Clock or Input= Test Data In GND = Ground = Test Clock TCK = Test Mode Select = Input TMS = Input/Output TDO = Test Data Out

= Supply Voltage  $V_{CC}$ 

#### Note:

I/O

1. Pin designators in parentheses () apply to the MACH111SP



# 44-PIN TQFP CONNECTION DIAGRAM (MACH111-5/7/10/12/15 AND MACH111SP-5/7/10/12/15)

# **Top View**

#### 44-Pin TQFP



## PIN DESIGNATIONS

### Note:

 ${\it 1. \ Pin \ designators \ in \ parentheses \ (\,) \ apply \ to \ the \ MACH111SP}$ 



## 84-PIN PLCC CONNECTION DIAGRAM (MACH131-5/7/10/12/15)

**Top View** 

#### 84-Pin PLCC



## **PIN DESIGNATIONS**

CLK/I = Clock or Input

GND = Ground I = Input

I/O = Input/Output  $V_{CC}$  = Supply Voltage

14051K-020



## 100-PIN PQFP CONNECTION DIAGRAM (MACH131SP-5/7/10/12/15)

## **Top View**

#### 100-Pin PQFP



## **PIN DESIGNATIONS**

 $V_{CC}$  = Supply Voltage



## 100-PIN TQFP CONNECTION DIAGRAM (MACH131SP-5/7/10/12/15)

**Top View** 

#### 100-Pin TQFP



## **PIN DESIGNATIONS**

CLK/I = Clock or Input TDI = Test Data InGND = Ground TCK = Test Clock

I = Input TMS = Test Mode Select I/O = Input/Output TDO = Test Data Out

 $V_{CC}$  = Supply Voltage



# 44-PIN PLCC CONNECTION DIAGRAM (MACH211-7/10/12/15 AND MACH211SP-6/7/10/12/15)

**Top View** 

#### 44-Pin PLCC



14051K-023

## **PIN DESIGNATIONS**

V<sub>CC</sub> = Supply Voltage

#### Note:

1. Pin designators in parentheses () apply to the MACH211SP



# 44-PIN TQFP CONNECTION DIAGRAM (MACH211-7/10/12/15 AND MACH211SP-6/7/10/12/15)

**Top View** 

#### 44-Pin TQFP



14051K-024

## **PIN DESIGNATIONS**

 $V_{CC}$  = Supply Voltage

#### Note:

1. Pin designators in parentheses ( ) apply to the MACH211SP



## 68-PIN PLCC CONNECTION DIAGRAM (MACH221-7/10/12/15)

## **Top View**

#### 68-Pin PLCC



14051K-025

### PIN DESIGNATIONS

CLK/I = Clock or Input

GND = Ground I = Input

I/O = Input/Output  $V_{CC}$  = Supply Voltage



## 100-PIN PQFP CONNECTION DIAGRAM (MACH221SP-7/10/12/15)

## **Top View**



## PIN DESIGNATIONS

V<sub>CC</sub> = Supply Voltage



## 84-PIN PLCC CONNECTION DIAGRAM (MACH231-6/7/10/12/15)

## **Top View**

#### 84-Pin PLCC



## PIN DESIGNATIONS

CLK/I = Clock or Input

GND = Ground I = Input

I/O = Input/Output  $V_{CC}$  = Supply Voltage



## 100-PIN PQFP CONNECTION DIAGRAM (MACH231SP-10/12/15)

## **Top View**

#### 100-Pin PQFP



## PIN DESIGNATIONS

V<sub>CC</sub> = Supply Voltage



## 100-PIN TQFP CONNECTION DIAGRAM (MACH231SP-10/12/15)

## **Top View**



## PIN DESIGNATIONS

 $V_{CC}$  = Supply Voltage



#### ORDERING INFORMATION

Lattice/Vantis programmable logic products are available with several ordering options. The order number (Valid Combination) is formed by a combination of:



| Valid Combinations – Commercial |                       |        |
|---------------------------------|-----------------------|--------|
| MACH111                         | -5, -7, -10, -12, -15 | JC, VC |
| MACH111SP                       | -5, -7, -10, -12, -15 | JC, VC |
| MACH131                         | -5, -7, -10, -12, -15 | JC/1   |
| MACH131SP                       | -5, -7, -10, -12, -15 | VC, YC |
| MACH211                         | -7, -10, -12, -15     | JC, VC |
| MACH211SP                       | -6, -7, -10, -12, -15 | JC, VC |
| MACH221                         | -7, -10, -12, -15     | JC     |
| MACH221SP                       | -7, -10, -12, -15     | YC     |
| MACH231                         | -6, -7                | JC     |
|                                 | -10, -12, -15         | JC/1   |
| MACH231SP                       | -10, -12, -15         | VC, YC |

| Valid Combinations – Industrial |                        |      |
|---------------------------------|------------------------|------|
| MACH111                         | -7, -10, -12, -14, -18 | Л    |
| MACH111SP                       | -7, -10, -12, -14, -18 | Л    |
| MACH131                         | -7, -10, -12, -14, -18 | JI/1 |
| MACH131SP                       | -7, -10, -12, -14, -18 | YI   |
| MACH211                         | -10, -12, -14, -18     | Л    |
| MACH211SP                       | -10, -12, -14, -18     | Л    |
| MACH221                         | -10, -12, -14, -18     | Л    |
| MACH221SP                       | -10, -12, -14, -18     | YI   |
| MACH231                         | -12, -14, -18          | JI/1 |
| MACH231SP                       | -12, -14, -18          | YI   |

#### **Valid Combinations**

The Valid Combinations list configurations planned to be supported in volume for this device. Consult the local Lattice/Vantis sales office to confirm availability of specific valid combinations and to check on newly released combinations.

#### Note:

All MACH devices are dual-marked with both Commercial and Industrial grades. The Industrial grade is slower, i.e. MACH131SP-5YC-7YI

