# Department of Computer Science and Engineering Indian Institute of Technology Kharagpur

## Computer Organization and Architecture (CS31001) Class Test 1

Date: August 22, 2024 Time: 60 minutes Full Marks: 50

#### Answer all the questions

Consider the following data-path for a single-bus accumulator-based processor. There is a special-purpose register called *Accumulator* (ACC) that serves as one of the source operands and also the destination operand for instructions. R1, R2, R3 are general-purpose registers, and Z is a temporary register. Assume that the memory is byte-oriented and all instructions and registers are of size 32 bits.



a) List all the control signals corresponding to the data-path diagram shown above. [10 marks]

PCin, PCout,

MARin, MDRin, MDRout, READ, WRITE, WMFC,

ACC<sub>in</sub>, ACC<sub>out</sub>, Select4, Select<sub>ACC</sub>, Z<sub>in</sub>, Z<sub>out</sub>, IR<sub>in</sub>, IR<sub>out</sub>, ADD, SUB

R1<sub>in</sub>, R1<sub>out</sub>, R2<sub>in</sub>, R2<sub>out</sub>, R3<sub>in</sub>, R3<sub>out</sub>,

**END** 

b) Write down the control signals along with the time steps for executing the following instructions: [25 marks]

// ACC = Mem[R2+60]i) LOAD 60 (R2) // Mem[R3+50] = ACC ii) STOR 50 (R3) ADD // ACC = ACC + Mem[R1] iii) (R1) // ACC = ACC - Mem[Label] iv) SUB Label // If Z == 1, PC = PC + Loopv) BZLoop

#### **Common for all instructions**

T1: PCout, MARin, Select4, Zin, READ, ADD

T2: Z<sub>out</sub>, PC<sub>in</sub>, WMFC

T3: MDR<sub>out</sub>, IR<sub>in</sub>

#### Instruction I1

T4: R2<sub>out</sub>, ACC<sub>in</sub>, Select<sub>ACC</sub>

T5: IR immout, ADD, Zin

T6: Z<sub>out</sub>, MAR<sub>in</sub>, READ

T7: WMFC

T8: MDR<sub>out</sub>, ACC<sub>in</sub>, END

#### Instruction I3

T4: MAR<sub>in</sub>, R1<sub>out</sub>, READ

T5: Select<sub>ACC</sub>, MDR<sub>out</sub>, WMFC, ADD, Z<sub>in</sub>

T6: Z<sub>out</sub>, ACC<sub>in</sub>, END

#### Instruction I5

T4: if (Z == 0) then END

T5: PCout, ACCin

T6: Select<sub>ACC</sub>, IR\_imm<sub>out</sub>, ADD, Z<sub>in</sub>

T7: Z<sub>out</sub>, PC<sub>in</sub>, END

#### Instruction I2

T4: R3<sub>out</sub>, ACC<sub>in</sub>, Select<sub>ACC</sub>

T5: IR\_imm<sub>out</sub>, ADD, Z<sub>in</sub>

T6: Z<sub>out</sub>, MAR<sub>in</sub>

T7: ACCout, MDRin, WRITE

T8: WMFC, END

#### Instruction I4

T4: MAR<sub>in</sub>, IR imm<sub>out</sub>, READ

T5: Select<sub>ACC</sub>, MDR<sub>out</sub>, WMFC, SUB, Z<sub>in</sub>

T6: Z<sub>out</sub>, ACC<sub>in</sub>, END

c) Show the design of a hardwired control unit for the above five instructions. Draw the overall schematic diagram, and show the logic expressions to generate the control signals. [15 marks]

## BLOCK DIAGRAM HERE (5 marks)

and others ...

(10 marks)

## **ROUGH WORK**