



# Integration of an Encryption Accelerator into an Open-Source Low-Power Microcontroller 384.178 SoC Design Lab

Severin Jäger

March 8, 2022

#### Motivation

- Increasing demand for near-sensor processing (signal processing, simple machine learning)
- Highly energy-constrained edge devices
- Privacy crucial for certain applications (e.g. biomedical devices, surveillance, home automation)
- Open source as gold standard for security why not in hardware?

Goal: Provide energy-efficient cryptographic support for an open-source low-power microcontrollers

### Recap I: Setup

- PULPissimo SoC [1]: Single-core microcontroller with full set of peripherals
- Open hardware (ISA, RTL)
- Focused on energy efficiency, not performance
- Hardware processing engine (HWPE) allows accelerator integration



## Pulp Hardware Processing Engine (HWPE)

- Data exchange via shared L2 memory (no DMA or the like required)
- Control flow defined via peripheral interconnect (memory-mapped)
- Pointers and parameters exchanged, then autonomous operation
- Can be integrated into PULPissimo as well as larger clusters in the PULP ecosystem
- Template available open source



## Project Goal

- Implement an AES HWPE
  - Encryption only
  - 128 bit keys
  - Only straightforward electronic code book (ECB) mode
    - This is not state of the art!
- Compare to reference software

What can be gained from implementing AES in hardware?

# Reference Software Implementation

- Software reference implementation to assess gains
- tiny-AES-c available open source [2]
- Lightweight and portable C implementation
- Code size 2.1 kB (compiled for PULPissimo)
- Extremely simple API (AES\_init\_ctx(), AES\_ECB\_encrypt() sufficient)
- Simple demo application encrypting N words & checking results

## Verilog AES IP cores

| Core                 | tiny_aes | aes_128 [3] | secworks_aes |
|----------------------|----------|-------------|--------------|
| Cycles/Op            | 1        | 12          | 4            |
| Latency (cylces)     | 21       | 12          | 14           |
| LUTs                 | 4588     | 487         | 3327         |
| Registers            | 4474     | 402         | 2990         |
| BRAM Tiles           | 68       | 5           | 0            |
| Max. Frequency [MHz] | 375.9    | 180.5       | 124.8        |
| Decryption           | no       | no          | yes          |
| AES 256              | no       | no          | yes          |

Resource consumption and clock frequency on Nexys4DDR with Vivado 2020.2

aes\_128 selected due to minimal resource consumption and sufficient performance

## **HWPE Operation**

- Input data written to shared memory by CPU
- Control registers set by CPU (from software)
  - Source and destination pointers
  - Number of bytes to be loaded
  - Start operation
- HWPE FSM controls data ports and data path (interleaving):
  - Stream of input words fetched from shared memory
  - Data path computation (AES)
  - Stream of output words written to shared memory



### **HWPE** Datapath

- Based on HWPE MAC example
- 32 bit wide memory interfaces
- (Un-)stackers for 128 bit AES words
- Pipelined operation
- Ready/valid handshake between all stages (forward & backward dependencies)



#### **HWPE Software**

- Utilising device driver from HWPE MAC example
- Write test data ( $N \times 128$  bit keys and words) to memory
- Define HWPE registers
  - Bytecode defining operation
  - Source and destination pointers
  - Number of bytes to be loaded and stored
- Start HWPE operation (via register)
- Wait for HPWE done event
- Validate results

#### Results

|                            | AES Software | AES HWPE   |
|----------------------------|--------------|------------|
| Runtime N = 32             | 2876 $\mu$ s | $10\mu$ s  |
| Relative speed-up          | 1            | 287.6      |
| Runtime further encryption | $61\mu$ s    | 280 ns     |
| Code size                  | 9816 bytes   | 9140 bytes |

- Greatly reduced runtime leads to more CPU sleep time ⇒ energy savings
- Code size reduced
- No area estimation due to synthesis issues

## Challenges I

- Simulator (QuestaSim) only available on ICT EDA server
  - Nasty setup including several bash scripts
  - Slow VPN connection ⇒ terribly slow mounted file system
- PULPissimo is a huge design 

  long build & simulation times, hard debugging
  - Hardware change to vcd takes at least 10 minutes
  - vcd file sizes are quickly 10 GB
- PULP is an academic project ⇒ little documentation



[Loading 76%] GTKWave - export.vcd

Incremental compilation check found 702 design-units (out of 703) may be reused.

Optimizing 1 design-unit (inlining 0/2706 module instances, 0/03 architecture instances):

-- Optimizing module /home/sjaeger/pulpissimo/install/modelsim\_libs/hmpe\_mac\_engine\_lib.mac\_engine(fast)

12226777ns, Branch decision is X in module to pulp Lidut.soc\_domain\_Lpulp\_soc\_l\_fc\_subsystem\_LFC\_CORE.LFC\_CORE.ld\_stage\_[
\*\* Note: Stoop : //home/spager/pulpsisho/sin/.l/sicvisoc/soc\_domain\_Lpulp\_soc\_l\_fc\_subsystem\_LFC\_CORE.ld\_stage\_1
\*\* Note: Stoop : //home/spager/pulpsisho/sin/.l/sicvisoc\_domain\_lpulp\_soc\_l/fc\_subsystem\_LFC\_CORE/Lf\_stage\_1
\*\* Break at //home/spager/pulpsisho/sin/./sicvisoc\_domain\_lfc\_stage\_1
\*\* Break at //home/spager/pulpsisho/sin/./sicvisoc\_domain\_did\_stage\_sv\_line\_1931
\*\* The control of the

# Stopped at /home/sjaeger/pulpissimo/sim/../ips/cv32e40p/./rtl/riscv\_id\_stage.sv line 1631

#### Challenges II

- Errors are normal (e.g. due to different QuestaSim version)
- HWPE template is extremely powerful (620 bit control signal)  $\implies$  hard to understand and modify
  - Solution: Leave control logic as it is, find suitable software configuration
- AES HWPE is faster than PULPissimo timer resolution ⇒ runtimes from vcd
- Provided scripts do not like me

```
11549401ns - Resuming the CORE
  TB] 12122901ns retrying debug reg access
     12152201ns retrying debug reg access
  [TB] 12181501ns retrying debug reg access
  [TB] 12210801ns retrying debug reg access
     | 12240101ns retrving debug reg access
  [TB] 12269401ns retrying debug reg access
 [TB] 12298701ns retrying debug reg access
  TBl 12328001ns retrying debug reg access
  [TB] 12372001ns - Waiting for end of computation
  [STDOUT-CL31 PE0] Hello from pulpissimo
  STDOUT-CL31 PERI Runtime for 4x32 words: 2876 us
                  : /home/siaeger/pulpissimo/sim/../rtl/tb/tb pulp.sv(857)
    Time: 16430201 ns Iteration: 0 Instance: /tb pulp
 Break at /home/sjaeger/pulpissimo/sim/../rtl/tb/tb_pulp.sv line 857
# Stopped at /home/sjaeger/pulpissimo/sim/../rtl/tb/tb_pulp.sv line 857
 End time: 22:36:51 on Mar 01 2022 Flansed time: 0:04:04
 Errors: 4. Warnings: 14
```

```
# [TB] 11915001ns - Waiting for end of computation
# [STDOUT-CL31_PE0] HMCE base addr: la10c000
# [STDOUT-CL31_PE0] hello from core 0!
# [STDOUT-CL31_PE0] enable HMCE
# [STDOUT-CL31_PE0] fenable HMCE
# [STDOUT-CL31_PE0] fenable HMCE
# [STDOUT-CL31_PE0] For the HMCE operation
# [STDOUT-CL31_PE0] For the Computation 0 us
# [STDOUT-CL31_PE0] Full runtime 0 us
# [STDOUT-CL31_
```

## Summary and Outlook

- AES HPWE integrated into PULPissimo
  - Speed-up of 287.6 achieved
  - Code size reduced
  - Likely significant energy savings
- Possible extensions
  - Investigate different AES implementations or other algorithms
  - ASIC implementation of HWPE to analyse area and power

#### References

- [1] PULPissimo repository on GitHub https://github.com/pulp-platform /pulpissimo [2] tiny-AES-c repository on GitHub https://github.com/kokke/tiny-
- AES-c

[3]

aes\_128 repository on GitHub https://github.com/www-asics-ws/ae s\_128